Here is a simplified version of the speech using easy English:

Welcome to the encore (repeat) offering of the **Computer Architecture** course.

I'm David Wentzlaff, a professor at Princeton University in the Electrical Engineering department.

I build **multi-core microprocessors**, both in university and in companies. For example, I helped build a **64-core processor** like the one on this board. In this course, you will learn how to build processors with this level of complexity.

#### What Will You Learn?

This is an **advanced course**, not just about basic processors. We'll start with simple pipelines, but quickly move to more **complex topics**, like:

- Out-of-order processors
- Advanced caches
- Vector processors
- **Different types of parallelism** (instruction, thread, process, vector)
- Cache-coherent systems
- Multi-core and many-core processors

You will also learn about **internal parts** and **algorithms** used in modern processors. We won't focus much on old processors (from 20–30 years ago).

### **About the Course**

This is a **challenging and serious course**, like one at Princeton.

You'll use difficult textbooks, solve hard problems, and take a hard midterm and final exam.

But if you work hard, you will **learn a lot** and gain useful skills for your future.

### **Recommended Textbooks**

- 1. Computer Architecture: A Quantitative Approach by Patterson and Hennessy (We use the **5th edition**, but you can also use the 4th.)
- 2. Modern Processor Design: Fundamentals of Superscalar Processors by Shen and Lipasti A new paperback edition will come out soon and will be cheaper.

#### **For Late Joiners**

If you join the course **late**, you are still welcome! You can take the **final** even if you miss the **midterm**. After the course ends, it will stay open for **self-study**.

## Improvements in This Version

- Updated videos
- Fixed errors in slides

If you find any **mistakes**, report them on the course **forum**.

### **Study Groups**

We have forums for students to meet based on language or region.

Even though I speak only English, your fellow students may help you in your language.

### Surveys

We will send you surveys to understand your background and improve future courses. These are optional.

#### Join Princeton!

If you enjoy this course and want to **study more**, you can **apply to Princeton** for graduate school. Our **Electrical Engineering Department** has 5 faculty who specialize in computer architecture. The application deadline is December 15.

Thank you, and I hope you enjoy the course and learn a lot!

Here's a simplified version of the lecture in **easy English**:

## Welcome!

This course is about **Computer Architecture**.

It is based on a real course at **Princeton University** called **ELE 475**.

I'm **David Wentzlaff**, a professor at Princeton.

I have 15 years of experience designing processors, including some of the world's fastest multi-core processors.

# What Will You Learn Today?

- What is **computer architecture**?
- Why is it **important**?
- How is it different from courses like **Computer Organization** or **Logic Design**?
- What is an Instruction Set Architecture (ISA)?
- How is architecture different from implementation (microarchitecture)?
- Why is it useful to **separate** these two ideas?

## **<u>a</u>** Course Format

- This course is like **two 80-minute classes per week**.
- Just like the real class at Princeton.

- But here, lessons will be broken into short videos.
- Each short video will include questions and answers to check your understanding.

## **E** Textbooks for the Course

#### 1. Main Book

"Computer Architecture: A Quantitative Approach"

By: John Hennessy and David Patterson

- We'll use the **5th edition** (very different from older ones).
- It's highly recommended.
- This book is **fresh and up-to-date** (as of 2012).

#### 2. Extra Book

"Modern Processor Design: Fundamentals of Superscalar Processors" By: Shen and Lipasti

- This book goes deeper into superscalar processors (processors that can do many things at once).
- We'll use it for some parts of the course.

# Prerequisites

- In the first 3.5 lectures, we'll review content from a Computer Organization class.
- We go very fast, starting from first principles (the basics).
- If you haven't taken Computer Organization, it's better to take that first.
- But if you've taken it, you may already know the early topics—that's okay!

⚠ **Tip:** Don't quit the course just because the first few lectures feel easy.

We go **deeper** very soon!

Let me know if you want notes, summaries, or quiz help from this course!

Here's a **simple English** summary of the full lecture you shared, broken into parts so it's easier to understand:

# What is Computer Architecture?

• It's about **how to make human tasks (like playing games or editing documents)** run using **physics** (like electricity and transistors).

- The problem: There is a **huge gap** between what people want to do and what raw physics can do.
- So we build layers of abstraction to make this easier.
- These layers translate human needs step-by-step down to physical components like transistors.

# E Layers in a Computing System

## From **bottom (physics)** to **top (applications)**:

- 1. **Physics** the basic rules of particles and energy.
- 2. **Devices** like transistors (MOSFETs, BJTs, etc.).
- 3. **Circuits & Gates** using transistors to build logic gates.
- 4. RTL (Register Transfer Level) describes how data moves between hardware components.
- 5. Microarchitecture how a specific processor is built.
- 6. **Instruction Set Architecture (ISA)** what instructions the processor understands.
- 7. Operating Systems, Virtual Machines
- 8. Programming Languages
- 9. Algorithms
- 10. **Applications** like web browsers, games, etc.
- This course focuses mainly on the middle three layers:
  - ISA (Instruction Set Architecture)
  - Microarchitecture
  - RTL (hardware-level design)
     With some coverage of topics above and below.

## Why Is Computer Architecture Always Changing?

- New apps like smartphones or AI create new needs.
- New technologies (smaller transistors, new materials) change what's possible.
- So architectures must adapt constantly we might add special circuits for video, or optimize power usage for phones.
- **Computer architects** help decide how these layers evolve they don't just take what's given, they **influence future designs**.

## A Quick History of Computers

- 1950s: Computers like the IAS machine were **room-sized** and used **vacuum tubes** (before transistors).
- Before vacuum tubes, people used **mechanical relays** and even **purely mechanical** machines
- Today: We have tiny computers in **phones, cars, cameras, GPS watches**, and more.
- Computer architecture has evolved to support all these types of devices.

## Performance Over Time – Moore's Law

- Over the years, performance improved exponentially this is shown as a straight line on a log scale.
- This growth comes from:
  - Better technology (smaller, faster transistors).
  - o **Smarter architecture** (better designs using the transistors).

## Moore's Law:

- Says that every 18–24 months, the number of transistors on a chip doubles (for the same cost).
- But more transistors don't always mean faster chips architects need to design smarter ways to use them.

## Major Shifts (Inflection Points)

- 1. 1980s RISC (Reduced Instruction Set Computers):
  - A new design style gave a boost in speed.
- 2. ~2005 Multi-core processors:
  - o Single-core (sequential) performance stopped growing as fast.
  - o So we added **multiple cores** to chips.
  - o But this only helps if software can run in parallel.

# Key Takeaways

- Computer architecture connects high-level software with low-level physics.
- It's always evolving to support new apps and tech.
- Architects help make the most out of each new generation of hardware.

Understanding both past and present trends is key to designing the future of computing.

Let me know if you'd like diagrams, quiz questions, or help understanding any specific layer!

Here's a **simplified summary** of the **course structure and content** for the Computer Architecture class by Professor David Wentzlaff:

# **(S)** Course Structure

- Recommended Readings:
  - o From two textbooks:
    - 1. Computer Architecture: A Quantitative Approach (Patterson & Hennessy)
    - 2. Modern Processor Design: Fundamentals of Superscalar Processors (Shen & Lipasti)
- ¶ In-video Questions:
  - o Short questions during the lectures to check your understanding.
- Problem Sets:
  - Several during the course.
  - o **Key to exam success** if you master these, the midterm and final will be easier.
  - Open-ended, may be peer graded.
- 📊 Exams:
  - One Midterm and one Final Exam.
  - Collaboration is allowed on ideas and concepts, but not on actual exam/problem set answers.

# **E** Course Content Overview

The course goes beyond basic processors and dives into **modern**, **advanced microprocessor design**:

- What You Should Already Know (from a Computer Organization class):
  - Simple processors (~50,000 transistors).
  - Basics of:
    - Pipelining
    - Memory systems
    - Caches
    - o Digital logic

# What You Will Learn in This Course:

- Advanced processors, like Intel Core i7 (~700 million transistors!).
- Focus on **modern microarchitecture**, not just toy examples.

# **Main Goals:**

How to make processors go faster, using two major strategies:

## 1. Exploit Parallelism:

- Use many components at once.
- Types include:
  - o **Instruction-level parallelism (ILP)** done *automatically* by the hardware.
  - Data-level parallelism (DLP) using vector processors or GPUs.
  - Thread-level and process-level parallelism using multi-core and many-core systems.

## 2. 🎇 Do Less Work:

- Use **better compilers and software** to avoid unnecessary tasks.
- Caches help by reducing the time and energy needed to access memory.

## Topics Covered in the Course

| Topic                              | Description                                  | Goal        |
|------------------------------------|----------------------------------------------|-------------|
| Instruction-Level Parallelism (ILP | ) Superscalar and VLIW processors            | Parallelism |
| Pipelining                         | Long pipelines for performance               | Parallelism |
| Advanced Memory Systems            | High-bandwidth and close memory              | K Less work |
| Data-Level Parallelism (DLP)       | GPUs, vector computing                       | Parallelism |
| Thread-Level Parallelism (TLP)     | Multithreading, multicore, many-core systems | Parallelism |

# **31** Course Timeline (Approximate)

- First third: Instruction-Level Parallelism
- Middle third: Memory systems + Data-Level Parallelism
- Final third: Threaded/explicit Parallelism (multi-core systems)

Let me know if you'd like a visual diagram of this course structure or a printable cheat sheet!

Here's a detailed summary and key points of the first technical lecture of the Computer Architecture course, focused on the distinction between Architecture and Microarchitecture, and their historical context:

### What is Computer Architecture vs Microarchitecture?

| Concept                             | Definition                                                                                                                                                                                                                                                                                                                                                                   |
|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Architecture (Big A)                | Also called <b>Instruction Set Architecture (ISA)</b> . It defines <b>what</b> a processor does — the visible <b>abstraction to software</b> . It includes:– Instruction formats and operations– Memory model– Data types and register layout– Execution semantics (e.g. interrupts, IO) → It is designed to <b>change slowly</b> and ensure <b>software compatibility</b> . |
| Microarchitecture<br>(Organization) | Describes <b>how</b> the processor implements the ISA in hardware. It includes:— Pipelines and their depths— Cache sizes— Clock speed, power usage— Out-of-order vs in-order execution— Functional unit implementation→ It allows flexibility to trade off <b>performance</b> , <b>cost</b> , <b>energy</b> etc.                                                             |

# Architecture is About Tradeoffs

- Architectures and microarchitectures must balance speed, energy, and cost.
- The design space is **flat**: many choices are similarly good, but **extremes can be bad**.
- The goal is to build **efficient and long-lasting** systems by making **subtle design decisions**.

## Instruction Set Architecture (ISA)

#### The ISA defines:

- Programmer-visible state:
  - o Memory, registers (e.g. 16 GPRs, 4 FPRs in IBM 360)
- Instruction semantics:
  - What an ADD instruction does
- **Execution semantics:** 
  - o How interrupts, IO, memory behave
- Data types and sizes:
  - o Byte, word, half-word, floating point, etc.

**Example**: In IBM 360, bytes were first standardized to 8 bits.

# **Microarchitecture Examples**

Even if the ISA is **fixed**, implementations can vary a lot:

- **x86 ISA** → implemented by both AMD and Intel:
  - o Intel Core i7: 6-wide superscalar, out-of-order, 125W
  - o Intel Atom: 2-wide in-order, low power (2W)
- **IBM 360** → implemented in:
  - o Model 30: 8-bit datapath, slow memory
  - Model 70: 64-bit datapath, faster memory
  - o Both run the same ISA code

# Historical Motivation for ISA/Microarchitecture Split

#### Before the 1960s:

- Code was written in machine or assembly language
- Every hardware line had its own software ecosystem
- No software portability

## IBM's Key Innovation (1964):

- Developed IBM 360 ISA:
  - o Unified all product lines under one architecture
  - o Allowed software reuse across different hardware
  - o Enabled both low-end and high-end implementations

#### Outcome:

• Created long-lasting compatibility (code from 1965 still runs today on IBM Z-series!)

# Real-world Examples of ISA vs Microarchitecture

| Example                        | ISA                             | Microarchitecture                                 |
|--------------------------------|---------------------------------|---------------------------------------------------|
| AMD Phenom X4 vs Intel<br>Atom | Same (x86)                      | <b>Different</b> (Power, Performance, Size, etc.) |
| AMD Phenom X4 vs IBM<br>Power7 | <b>Different</b> (x86 vs Power) | <b>Different</b> (cores, pipeline, energy, etc.)  |

| Example          | ISA      | Microarchitecture                                                        |
|------------------|----------|--------------------------------------------------------------------------|
| Two RISC-V chips | Same ISA | <b>Similar or Different</b> microarchitectures depending on design goals |

# **Key Takeaways**

- **ISA (Architecture)** is the **software interface**, defining the programmer's view of the machine.
- Microarchitecture is the hardware design that implements the ISA with different trade-offs.
- This distinction allows **software compatibility** across **generations and product types**.
- Computer architecture is about making smart tradeoffs between competing goals (speed, power, area).

Would you like a visual comparison chart or cheat sheet for Architecture vs Microarchitecture?

Here's a **comprehensive summary** of the lecture on **Machine Models** in Instruction Set Architecture (ISA), covering the ways operands and results are handled by different types of processor architectures:

# **Ore Question**

### Where do operands come from and where do results go?

- This is a fundamental ISA (big A architecture) concern.
- Operands come from and results go to various storage elements: stack, accumulator, memory, or registers.
- How data flows through the ALU (Arithmetic Logic Unit) and back is central to processor design.

# Types of Machine Models in ISA

#### 1. Stack-Based Architecture

- No named registers; data is pushed and popped from a stack.
- Operands come from the top of the stack.
- Instructions are **dense** and **compact** (e.g., Java Virtual Machine, x87 FPU).
- Instruction example for c = a + b:
- push a
- push b

- add
- pop c

## Pros:

- Simplified instruction encoding.
- No need to specify operand names.

## X Cons:

- Redundant pushes (e.g., pushing a or c multiple times).
- Requires frequent memory access (push/pop).
- Needs **spill/fill logic** in microarchitecture to handle stack overflows.

#### 2. Accumulator-Based Architecture

- Uses **one special register** (accumulator) for most operations.
- One operand is **implicit** (always the accumulator).
- Instructions typically use 1 named operand.

## Pros:

- Compact encoding.
- Simpler ALU control.

## X Cons:

- Limited flexibility (only one working register).
- Frequent data movement in and out of the accumulator.

## 3. Register-Memory Architecture

- Allows operands to come from both **registers** and **memory**.
- Can name 2 or sometimes 3 operands, e.g.:
- LOAD R1, A
- ADD R1, B
- STORE C, R1

# Pros:

• Balance between flexibility and code density.

## X Cons:

Data dependency on memory access.

• Variable instruction timing.

## 4. Register-Register Architecture (Load/Store)

- Also known as **RISC** or **load-store architecture**.
- All operations are done between registers only.
- Memory access is via explicit load/store instructions.
- Three named operands: source1, source2, destination.

## Pros:

- Consistent instruction timing.
- Efficient for pipelining.
- Reduces memory traffic if operands are reused.

## X Cons:

- Requires more instructions for simple memory operations.
- LOAD R1, A
- LOAD R2, B
- ADD R3, R1, R2
- STORE C, R3

# Trade-offs by Operand Model

| Architecture             | # Explicit Operands | Example Code (for c = a + b)                           | Pros               | Cons                      |
|--------------------------|---------------------|--------------------------------------------------------|--------------------|---------------------------|
| Stack                    | 0                   | push a, push b, add, pop c                             | Simple             | Repeated loads            |
| Accumulator              | 1                   | load a, add b, store c                                 | Compact            | Accumulator<br>bottleneck |
| Register-Memory          | 2                   | load R1, a, add R1, b, store c,<br>R1                  | Balanced           | Memory<br>dependent       |
| Register-Register (RISC) | 3                   | load R1, a, load R2, b, add R3,<br>R1, R2, store c, R3 | Fast,<br>pipelined | More instructions         |

**Property Example: Stack Expression Evaluation** 

Expression:

a+b×ca+d×c-e\frac{a + b \times c}{a + d \times c - e}

In a stack machine, this becomes a sequence of:

push a

push b

push c

mul

add

push a

push d

push c

mul

add

push e

sub

If the stack can only hold 2 values (e.g., in registers), this causes **spills to memory**:

- 4 spills and 4 fetches just for stack overflow handling.
- If the stack were bigger (e.g., 4 elements), no spills would occur saving memory accesses.

## **\*** Key Insights

- **ISA design decisions** like choosing between stack, accumulator, or register-based models deeply affect **performance** and **instruction complexity**.
- Stack-based machines are **simple**, but suffer from **redundancy** and frequent memory use.
- Register-register ISAs (e.g., MIPS, RISC-V) allow operand reuse and pipelining, which is critical for modern performance.
- Microarchitectures can mitigate stack limitations with register stacks and spilling/filling logic, but this adds hardware complexity.

Would you like a visual comparison diagram of these machine models, or example exercises to practice recognizing them?

Here's a detailed and organized **summary** of the lecture on **Instruction Set Architectures (ISAs)** — focusing on **instruction types**, **addressing modes**, **data types**, **and design trade-offs**.

# What is in an Instruction Set Architecture (ISA)?

#### An ISA defines:

- The machine model (stack, accumulator, register-register, etc.)
- The **operations available** (ALU ops, loads/stores, branches, etc.)
- How memory is accessed (addressing modes)
- Data types and sizes
- Instruction encoding (fixed vs variable length)
- Real-world ISA examples and trade-offs

# **1.** Instruction Types / Classes

## Data Transfer

- Load / Store / Move
- Move to/from control registers
- Example: lw, sw in MIPS

# ALU Instructions

- Add, Subtract, Multiply, Divide
- Special: Set Less Than (slt in MIPS)
- Shifts and logical operations

## Control Flow

- Conditional/unconditional branches
- Jumps, traps, subroutine calls

# Floating Point Instructions

- add.s, sub.d, mul.s (single/double precision)
- Comparisons: c.lt.d, etc.
- Conversions: float ↔ int

## Multimedia / SIMD Instructions

- Single Instruction, Multiple Data (SIMD)
- E.g., REP MOVSB in x86: copies strings

## **Complex Instructions (CISC)**

• VAX: memory-to-memory operations

• x86: string ops, REP, even FFT in one instruction (VAX)

# **?** 2. Addressing Modes (How operands are located)

Addressing Mode Example Description

**Register** Add contents of 2 registers

**Immediate** Add constant to register

**Displacement** Memory[Register + offset]

**Register Indirect** Memory[Register]

**Absolute** Memory[Constant Address]

**Memory Indirect** Memory [Memory [Register]]

**PC-relative** Memory[PC + offset] (used for position-independent code)

Scaled Indexing (x86) Memory[Base + Index × Scale + Offset] (e.g., array access)

# 3. Data Types

# Integer

- 1's complement, 2's complement
- Binary Coded Decimal (BCD)

# Floating Point

- **IEEE 754** (single: 32-bit, double: 64-bit)
- Extended precision: 80-bit (Intel x87)
- Cray: different exponent/mantissa sizes

# Packed/Vector

• SIMD types like MMX, AVX — operate on groups of numbers

# Address Types

• Some ISAs treat addresses as a **distinct type**, with separate registers

# Sizes

• Word sizes: 8-bit, 16-bit, 32-bit, 64-bit (architecture-dependent)

# **\$\$** 4. Instruction Encoding

# Fixed-Width (RISC)

- E.g., MIPS: every instruction is 4 bytes (32 bits)
- Simple decoding, pipelining-friendly

## **\)** Variable-Width (CISC)

- E.g., x86: 1 to 18 bytes per instruction
- Compact code, but harder to decode
- Instructions can have:
  - o Opcode
  - ModRM (addressing mode)
  - Displacement
  - Immediate
  - o Prefix (e.g., REP)

## Hybrid / Compressed

- MIPS16, Thumb (ARM): 16-bit + 32-bit instruction mix
- Useful in embedded systems
- Compressed formats (e.g., PowerPC) reduce memory footprint

# Very Long Instruction Word (VLIW)

- Bundles multiple instructions together
- TI DSPs, HP/STMicro LX, Multiflow
- Good for parallel execution, hard for out-of-order execution

# **9** 5. Real-World ISA Examples

| ISA  | ١     | Туре              | Data Width  | Registers     | Notes                              |
|------|-------|-------------------|-------------|---------------|------------------------------------|
| Alp  | ha    | Register-Register | 64-bit      | 32            | Pure 64-bit design                 |
| AR   | M     | Register-Register | 32 → 64-bit | 16            | Popular in mobile                  |
| MII  | PS    | Register-Register | 32-bit      | 32            | Used in teaching and embedded      |
| SPA  | ARC   | Register Windows  | 32-bit      | 24–32         | Hardware-managed register spilling |
| TI C | C6000 | VLIW (DSP)        | Varies      | DSP-optimized |                                    |
| VA   | X     | Memory-Memory     | 32-bit      | 16            | Complex CISC ISA                   |

ISA Type Data Width Registers Notes

**6800** Accumulator 8-bit A, B Microcontrollers

# 6. Design Influences on ISAs

# Hardware Technology

- Limited transistors → smaller, simpler ISAs
- More transistors → multicore, rich ISAs

# Application Domains

- DSPs → SIMD, Multiply-Accumulate
- Embedded → Compressed instructions, small memory

# Software & Compiler Tech

- SPARC's register windows were a response to weak compilers
- Now, smarter compilers = less need for hardware-managed spills

# Binary Compatibility vs Evolution

- Stable ISAs (e.g., x86) run old binaries
- New needs may push ISA redesign (e.g., RISC-V)

# Summary Chart

| Feature | RISC (MIPS, ARM) CISC (x86, VAX) |
|---------|----------------------------------|
|---------|----------------------------------|

Instruction size Fixed Variable

Instruction format Simple Complex

Operand source Registers only Memory allowed

Execution predictability High Low

Code size Larger Smaller

Decoding difficulty Low High

Would you like flashcards or quiz questions to test your understanding of these ISA concepts?

Here's a structured and concise **summary** of **Lecture 2** from *ELE 475: Computer Architecture* (by Prof. David Wentzlaff, Princeton), covering **microcoded microprocessors**, pipelining concepts, and hazards.

# **(S)** Lecture Agenda

- 1. Microcoded Microarchitectures
- 2. Basic Pipelining Review
- 3. Pipeline Hazards:
  - Structural Hazards
  - Data Hazards
  - o (Control Hazards deferred if time runs out)

# What is Microcoding?

# **Motivation:**

- Early processors (vacuum tubes, relays, etc.) were **too big** to implement entire datapaths in hardware.
- **Solution**: *Time-multiplexing* resources using **microcode** reuse ALUs, buses, etc., over several cycles.

# Microcoded Architecture Components:

- 1. Microcode Control Unit (MCU):
  - Like a small finite state machine.
  - Takes in current opcode & condition flags.
  - Selects next microinstruction using address logic or RAM lookup.

## 2. Microinstructions:

- Stored in ROM or RAM.
- o Generate control signals to drive datapath components (ALU, muxes, registers, etc.).
- Specify how to step through instruction logic over several cycles.

### 3. Instruction Memory vs Microcode Memory:

- o Instruction memory: Holds user-level ISA instructions (e.g., MIPS/x86).
- Microcode memory: Holds sequences of internal control signals to implement each ISA instruction.

# **S** Example: Microcoded MIPS-style RISC Processor

# Natapath Setup:

Register File: 32 GPRs (plus PC)

- **ALU**: Shared resource
- Instruction Register, Memory Address Register
- All units are **connected by a bus** (only one driver at a time)

# Step-by-step Execution of an add Instruction:

## **Cycle Action**

- 1 Fetch PC from register file → load into MAR (Memory Address Register)
- 2 Fetch instruction from memory → store in Instruction Register
- 3 Read operand rs1 → store in A register
- 4 Read operand rs2 → store in B register
- 5 ALU adds  $A + B \rightarrow$  result goes to destination register
- 6 Re-fetch PC, use ALU to add 4 (next instruction)
- 7 Store incremented PC back into register file

## Instruction Latency Is Variable

- Add: ~6-7 cycles
- **Branch/Jumps**: Need condition evaluation, PC redirection
- Load: Memory read + register write
- **Unary ops**: Fewer operand fetches

# Pipeline Hazards Overview (Preview for Later Sections)

- 1. Structural Hazards:
  - o Resource conflicts (e.g., ALU needed by two instructions at once)
- 2. Data Hazards:
  - o Instruction depends on result from previous instruction still in pipeline
- 3. Control Hazards:
  - Branches change the flow of instruction fetch

(Details to follow in pipelining lectures)



Pros Cons

Reuses fewer datapath components Slower — instructions take multiple cycles

Compact control logic Complex microcode development

Easier to change instruction behavior Harder to pipeline efficiently

## **Example 2** Key Takeaways

- Microcoded processors use **finite state machines** driven by **microinstructions** to implement ISA instructions over multiple cycles.
- This enables resource reuse at the cost of speed.
- Each instruction's execution involves multiple microcode steps useful in simpler processors or when hardware is constrained.
- Microcoded control units contrast sharply with pipelined, single-cycle, or multi-cycle RISC designs.

Would you like a visual diagram of the microcoded processor's control unit and datapath, or quiz questions to reinforce your understanding?

Here's a **detailed summary** of the second lecture of ELE 475 – *Computer Architecture* (taught by Prof. David Wentzlaff at Princeton University). The lecture focuses on **microcoded microarchitectures**, **basic pipelining**, and an introduction to **pipeline hazards**:

Lecture 2 Summary – Microcoded Processors & Basic Pipelining

R Instructor: Prof. David Wentzlaff

Course: ELE 475 - Computer Architecture

# Part 1: Microcoded Microarchitectures

## Motivation:

- Early processors were physically large and couldn't fit on a chip (vacuum tubes, relays).
- Instead of duplicating datapath components, designers used time-multiplexing reusing components across cycles.
- This led to microcoded processors.
- Components of a Microcoded Processor:
  - 1. Microcontrol Unit (MCU):

- Acts as a finite state machine.
- o Contains a microprogram ROM (or RAM).
- Takes in the instruction opcode and outputs control signals.
- Also determines the next state in execution.

## 2. Datapath:

- o Single bus-based datapath with:
  - Register File (32 GPRs + PC)
  - ALU
  - Memory Address Register (MAR)
  - Instruction Register (IR)
- o Only one value can be driven on the bus at a time.

## **(1)** Microcoded Execution Example:

- Multiple cycles per instruction.
  - 1. Fetch PC
  - 2. Load Instruction
  - 3. Read RS1
  - 4. Read RS2
  - 5. Execute ALU op
  - 6. Write to RD
  - 7. Increment PC
- Different instructions (e.g., load, branch) can require variable numbers of cycles.

# Part 2: Basic Pipelining

## Analogy:

- Pipelining is like laundry machines or car assembly lines.
- Idealized pipeline:
  - o Each stage is independent.
  - Equal stage delays.
  - Every task goes through all stages.
  - No shared resources.

## Pipelining the MIPS Datapath:

- Original MIPS datapath is long and unpipelined; it finishes one instruction per long cycle.
- Divide datapath into 5 stages and insert pipeline registers:

## **Stage Description**

- Instruction Fetch
- ID Instruction Decode & Register Fetch
- EX Execute

**MEM Memory Access** 

WB Write Back

# Cycle Time:

- Pipeline cycle time = max(stage delay).
- Often determined by the slowest stage (typically memory access).
- Goal: reduce overall cycle time without increasing cycles per instruction (CPI).

# Part 3: Performance Analysis



## The Iron Law of Processor Performance:

Time per Program = (Instructions / Program) × (Cycles / Instruction) × (Time / Cycle)

- You can improve performance by reducing **any** of the three:
  - Fewer instructions (compiler/ISA dependent)
  - Lower CPI (microarchitecture)
  - Shorter cycle time (technology/pipelining)

## **©** CPI Comparisons:

# **Architecture Type CPI Cycle Time** Microcoded Processor >1 Short Single-cycle Unpipelined 1 Long Fully Pipelined Processor 1 Short

Multi-cycle Unpipelined Ctrl ~5 Short

• Fully pipelined processors outperform others in both CPI and cycle time.

# Pipeline Diagrams:

- Instruction vs. Time (Transaction Diagram):
  - o Horizontal axis: time
  - Vertical slices show pipeline occupancy
  - One instruction per stage per cycle
- Resource vs. Time (Space Diagram):
  - Less common; used to visualize which instruction is in which stage

# Pipeline Hazards:

- 1. **Structural Hazards** resource conflict (e.g., two instructions needing the same ALU)
- 2. **Data Hazards** data dependency between instructions (e.g., one writes a value that another reads)
- 3. **Control Hazards** branching changes the flow of instruction fetching

# **\*** Key Takeaways:

- Microcoded processors enable reuse of hardware at the cost of more cycles per instruction.
- Pipelining improves performance by overlapping instruction execution.
- Ideal pipelines require equalized stage delays, no resource conflicts, and full independence
   not true in real CPUs.
- Understanding CPI, cycle time, and hazards is essential to design and analyze processor performance.

Would you like diagrams or key formulas summarized in a printable format too?

Here's a detailed **summary of the lecture section on structural hazards** in pipelined processors from ELE 475:





A structural hazard occurs when two instructions in the pipeline need to use the same hardware resource at the same time, but that resource cannot support concurrent use.





- Single shared hardware component (e.g., unified memory)
- Lack of sufficient ports or parallel copies of a resource

# **%** Solutions to Structural Hazards

| Approach                        | Description                                                                                                                                                                                                        |
|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Avoidance via ISA or scheduling | Design the instruction set architecture (ISA) or write code so no two instructions need the same resource at the same time (e.g., as MIPS does).                                                                   |
| Hardware stalling               | Use hardware logic to <b>detect conflicts</b> and <b>stall</b> the later instruction until the resource is available. Typically a <b>priority encoder</b> ensures earlier instructions go first to avoid deadlock. |
| Resource<br>duplication         | Duplicate the resource (e.g., separate instruction memory and data memory), or <b>add ports</b> to support simultaneous access.                                                                                    |



Example 1: Unified Memory System (Single Port Memory)

#### > Scenario:

- You replace the separate instruction memory and data memory in a 5-stage MIPS pipeline with a single unified memory having one read port.
- Now, both the instruction fetch (IF) and memory access (MEM) stages try to use the memory.

## ➤ Pipeline Sequence:

- 1. First instruction: load (uses memory in stage MEM)
- 2. Following instructions: add, add, add...

### ➤ Hazard:

- One add instruction tries to fetch from memory while the load instruction is accessing data in memory.
- They **conflict** on the memory resource.

# Solution:

- Stall the add instruction in the fetch stage for one cycle.
- This delay is called a **bubble** or **NOP**.
- Corrected Pipeline Diagram (simplified):

Cycle Inst 1 (load) Inst 2 (add) Inst 3 (add) Inst 4 (add)

## Cycle Inst 1 (load) Inst 2 (add) Inst 3 (add) Inst 4 (add)

T1 ID IF T2 EX ID IF T3 MEM EX ID — (stall) T4 WB MEM EX ID T5 WB MEM ΕX

Example 2: Two-Cycle Memory

### ➤ Scenario:

- Memory is split into two pipeline stages: M0 and M1, but still only one instruction can use memory at a time.
- You insert a pipeline register between M0 and M1.

#### ➤ Conflict:

• Two instructions (e.g., two loads) trying to enter M0 at the same cycle → conflict.

# Solution:

• Stall the later instruction before it enters M0.

# **✓** Pipeline Behavior:

## Cycle Inst A (load) Inst B (load)

T0 IF

IF T1 ID

T2 ΕX ID

Т3 EX M0

T4 — (stall) M1

T5 WB M0

T6 M1

T7 WB

**Note**: If instead of a second load, Inst B was an add, no hazard would occur.

# **✓** Design Takeaway:

- Structural hazards can be designed away, stalled through, or mitigated with hardware.
- A well-designed ISA and pipeline architecture (like the 5-stage MIPS) avoids structural hazards by:
  - Using separate instruction/data memories.
  - o Designing stages to not **overlap in resource usage**.

Would you like a visual diagram version of either hazard case?

Here's a detailed and structured **summary of the lecture on Data Hazards** in a pipelined processor, following your full transcript:



## What is a Data Hazard?

A data hazard occurs when an instruction depends on a data value produced by a previous instruction that has not yet completed (i.e., is still in the pipeline).

- Types of Hazards (Covered Earlier for Context)
  - Structural Hazards resource conflict
  - Data Hazards dependency on unavailable data
  - Control Hazards due to branches or jumps (to be discussed later)

## Data Hazards Overview

## A Problem:

- Instruction A writes to a register.
- Instruction B (issued right after A) reads from that same register.
- If B reads before A writes, B will get a stale value.

# **%** Solutions to Data Hazards

## Strategy Description

- **1. Scheduling** Compiler/programmer manually inserts NOPs to avoid the hazard.
- **2. Stalling** Hardware automatically **pauses** the pipeline until the data is available.

Strategy Description

**3. Bypassing** Also called **forwarding**: hardware sends the result from a later stage directly to an earlier stage.

**4.** Guess the value will be fine; if wrong, detect and correct later (used in out-of-order **Speculation** CPUs).

**Key Example:** 

Instructions:

addi r1, r0, 10 # r1 = r0 + 10

addi r4, r1, 17 # r4 = r1 + 17  $\leftarrow$  needs r1 computed above

X Problem:

• r4 = r1 + 17 reads r1 from the **register file in ID stage**, but r1 hasn't been written yet by the first instruction.

**Q** Diagnosis:

• Value of r1 is **stale** when read → incorrect computation

**Games** Solution: Stalling

Approach:

- Detect the dependency.
- Stall the dependent instruction (addi r4, r1, 17) in ID stage until r1 is written back.
- Also **stall earlier stages** (IF, etc.) to prevent pipeline from progressing.

Implementation:

- Insert **NOPs** into the pipeline using a **multiplexer** on the instruction path.
- Prevent PC and IR from updating during the stall.
- Let the older instruction complete.

Pipeline Diagram (High-Level)

Cycle I1: addi r1, r0, 10 I2: addi r4, r1, 17 I3: ...

TO IF

T1 ID IF

## Cycle I1: addi r1, r0, 10 I2: addi r4, r1, 17 I3: ...

T2 EX ID (stalled) IF

T3 MEM ID (stalled) IF

T4 WB ID (now reads r1) IF

T5 EX ID

- 12 stalled for 2 cycles in ID.
- 13 also stalled in IF due to backpressure.

## Key Concept: Interlocks

- Stalling is also referred to as interlocking.
- Hardware detects dependencies and freezes earlier stages accordingly.
- No speculative execution is assumed here.

# **/** Hardware Implementation Details

- ✓ Inputs to Stall Logic:
  - Destination register (RD) of instructions in EX/MEM/WB stages
  - Source registers (RS1/RS2) of instruction in ID stage
  - Write enable (WE) for each stage
  - Read enable (RE1, RE2) for each source register

## Logic:

If (RS1 == RD\_EX && WE\_EX && RE1\_ID)

OR (RS2 == RD\_EX && WE\_EX && RE2\_ID)  $\rightarrow$  Stall

## **Additional Considerations:**

- Don't stall on writes to register **zero** (r0) in MIPS (it's hardwired to 0).
- Consider **instruction type** when determining RE1, RE2, and WE.

# **▲** Destination Register (RD) Sources

#### **Instruction Type Destination Register**

ALU rd field

ALU Immediate / Load rt field

Jump & Link r31 (hardcoded)

Store — (no destination)

 $\rightarrow$  A **MUX** may be needed to select the correct RD based on instruction type.

## **Mrite Enable Logic**

## **Instruction Write Enable Condition**

ALU Yes (unless dest is r0)

Load Yes

Store No

Jump/Link Yes

Others Depends

## A Read Enable Logic

### **Operand Instructions Where Used**

RE1 (RS1) ALU, ALUI, Load, Store, Branch

RE2 (RS2) ALU, Store, Branch

→ Only generate stall if the destination register matches a source that is actually **read**.

# Why Not Always Stall on Match?

# Because:

- Some instructions (e.g., store, jump) don't write.
- Some source registers aren't actually read (e.g., addi uses immediate for one operand).

## So only stall if:

- Destination matches a source and
- That source is actually read and
- The writer instruction will write

# Summary

- **Data hazards** are a major concern in pipelined architectures.
- They are handled through:
  - Stalling (interlocking)
  - **Bypassing (forwarding)**
  - Speculation (later)
- MIPS and similar ISAs help simplify this via fixed structure and conventions.

Would you like a visual diagram of the stall logic or bypass logic to help reinforce this?

This detailed lecture transcript provides a rich explanation of **data hazards** in a pipelined processor. Let's summarize the key concepts and takeaways from this lecture to consolidate your understanding:

### **\*\*** What is a Data Hazard?

A data hazard occurs when an instruction depends on a data value that is yet to be produced by a previous instruction still in the pipeline.

## Types of Solutions to Handle Data Hazards

- 1. Scheduling Around It (Compiler-based No-ops)
  - o Early processors (e.g., Intel i860) required programmers or compilers to insert noops to avoid hazards.
  - This method avoids runtime logic but sacrifices performance and portability.

### 2. Stalling (Interlocks)

- Hardware **detects hazards** and stalls dependent instructions.
- All earlier stages of the pipeline are frozen to prevent newer instructions from proceeding.
- o A multiplexer inserts no-op instructions (aka "bubbles").

## 3. Bypassing (Forwarding)

- o Adds hardware paths to forward results from later pipeline stages (EX or MEM) to earlier ones (ID or EX).
- o Helps avoid unnecessary stalls when data is available before write-back.

 Example: For add R1, R0, #10 followed by add R4, R1, #17, bypassing allows R4 to get the correct value from EX stage of the first instruction.

## 4. Speculation

- o Guess the value or assume the dependency isn't critical.
- If wrong, re-execute with the correct data.
- Used in **out-of-order processors**, not yet covered in the current lecture.

## Pipeline Example: Read After Write (RAW) Hazard

Example instructions:

addi R1, R0, 10 ; Instruction I1

addi R4, R1, 17 ; Instruction I2 (depends on R1)

- Without stalling or forwarding: I2 would read stale R1 (from before I1 writes to it).
- Stalling ensures I2 waits until I1 writes R1.
- Forwarding allows the EX stage of I1 to pass the result to I2 without stalling.

## X Stall Logic

- Detects if:
  - A register read (rs1 or rs2) in ID matches the register write destination in EX/MEM/WB.
  - o AND the write instruction is **actually writing** (i.e., not a store).
  - o AND the read instruction is **actually reading** that operand.

## Bypass Logic

- Avoids stalls by selecting values from:
  - o EX stage output (for ALU ops),
  - MEM stage (in more advanced designs),
  - Special cases like jump-and-link (JAL) writing to R31.
- Requires:
  - o Two bypass paths (one for each operand),
  - Control signals that compare destination registers in later stages to source registers in earlier stages.

# When Bypassing Isn't Enough

- Loads: The data is not available until MEM stage, so bypassing from EX is too early.
  - Still requires **stall** even in a fully bypassed data path.
- Jump and Link (JAL):
  - Writes to R31, but subsequent instruction is often not yet fetched correctly.
  - Typically not helped by bypassing due to control hazard behavior.

# **Write and Read Enable Signals**

- Instructions differ in what they read and write:
  - o addi reads rs, writes rd
  - o store reads rs and rt, writes nothing
  - o jal writes to R31, reads nothing
- Stall and forward logic must **decode** instruction type to know what is active.

# Final Summary

- Stalling is simple and safe, but costs CPI (cycles per instruction).
- Bypassing improves performance by reducing unnecessary stalls.
- Full data hazard handling includes:
  - Stall detection for loads
  - o Forwarding from EX and MEM
  - Awareness of instruction semantics (what reads/writes)
- Future topics: **Control hazards** and **speculative execution** handle jumps, branches, and further optimize performance.

If you'd like, I can also generate a visual diagram of:

- The stall scenario
- The bypassed data path
- The full forwarding network

Let me know if you'd like that visual or a cheat-sheet-style summary of stall/bypass logic!

Thanks for sharing the full lecture flow. Let's break this down and summarize the **main ideas** covered in this part of the lecture on **control hazards** in pipelined architectures (specifically MIPS), along with practical solutions like **speculation**, **killing**, and **redirecting** instructions.

# ✓ Lecture Summary: Control Hazards & Speculation (ELE 475)

# What is a Control Hazard?

A control hazard (also called a branch hazard) arises when the **next instruction to fetch depends on the outcome** of a **branch or jump instruction** — which isn't known until a few cycles into the pipeline.

# Three Types of Hazards

- 1. **Structural hazards** When hardware resources are insufficient for concurrent instruction execution.
- 2. **Data hazards** When instructions depend on data from previous instructions still in the pipeline.
- 3. **Control hazards** When the next PC depends on the outcome of a jump or branch.

# Why is Control Hazard a Problem?

#### In MIPS:

- The op-code decode happens in the Decode (ID) stage.
- The decision to branch/jump (especially for conditional branches) may not be known until Execution (EX).
- Meanwhile, the next instruction has already been fetched based on speculation (usually PC+4).

So, you might **fetch the wrong instruction**, leading to the need to **kill** or **flush** it.

# **(Marcol Flow Scenarios:**

## Instruction Type When is Target Known? Dependency Info Needed

add / normal ALU ops Not applicable (PC+4) None

jump In Decode (ID) stage Op-code + Offset + PC

jump register (jr) In Execute (EX) stage Register value read in ID

branch equal / bne In Execute (EX) stage Register comparison + offset + PC

# Speculation Strategy:

- Assume **no branch**, just **fetch PC + 4**.
- Later, if we detect a **jump or branch taken**, we must:
  - 1. **Kill** the incorrectly fetched instruction(s).
  - 2. **Redirect** the PC to the correct **target**.

## **%** How do we kill incorrect instructions?

- Insert a multiplexer (MUX) in the pipeline that can replace a fetched instruction with a noop if the previous instruction was a taken branch/jump.
- Once the control flow decision is made (in ID/EX stage), invalidate the next instruction if it
  was fetched incorrectly.

# Pipeline Diagram Illustration

## Speculated Flow (PC+4):

Cycle: 1 2 3 4 5

I1: IF ->ID ->EX ->MEM ->WB

I2: IF ->X (killed)

Jump: ID ->EX ->MEM

Target: IF ->ID

- 12 gets **fetched on speculation** but later **killed**.
- Jump redirects PC.
- **Target instruction** is fetched in place of the wrongly speculated one.

# Stall & Jump Interaction

Q: What happens if a jump is in the decode stage and a stall occurs?

- In basic pipelines, jumps generally don't cause stalls.
- But in more complex systems, if a stall and jump coincide, the control logic must prioritize:
  - o Either **allow jump to proceed** and squash fetched instruction.
  - o Or **hold jump**, letting stall complete first.

Designers may implement logic to squash any partially issued no-ops if the jump is later confirmed.

# Performance Impact

- Without speculation or optimization, every control hazard costs a cycle.
- This leads to CPI = 2, halving throughput.
- With **speculative fetch** and **kill logic**, CPI is reduced to **~1.2 to 1.4**, depending on branch frequency and prediction accuracy.

# **\*** Key Takeaways:

- Control hazards are **unavoidable** in pipelined processors.
- Speculative execution with kill logic is a common approach to maintain performance.
- Jump and branch instructions require extra control handling due to their late decision timing.
- Flush (kill) + PC redirect are standard techniques.
- More advanced topics like **branch prediction** and **out-of-order execution** further optimize control flow, covered later in the course.

Would you like a **diagram of this pipeline example** with the speculative PC+4 fetch and kill logic visualized? I can also provide **pseudo-code for kill logic** or **control signal equations** used in the hardware.

Thanks for providing this detailed continuation of the lecture. Here's a structured summary and analysis of the **advanced control hazard handling** strategies discussed — especially for **conditional branches** — in your **ELE 475 Computer Architecture** course.

Advanced Control Hazards: Conditional Branches, Stall Logic, and Branch Delay Slots

# Why Conditional Branches are Harder than Jumps

## Unlike jumps:

- Conditional branches (e.g., beq, bne) require a comparison (e.g., zero or not zero).
- This comparison must be done in the ALU, not the decode stage.
- Result: Branch outcome is not known until the execute (EX) stage, which is one cycle later than jump outcome.

# Pipeline Impact

- If we're **speculating PC + 4**, and the **branch is taken**, by the time we know that (in EX stage), we've **already fetched two wrong instructions**.
- Those must be killed (converted to NOOPs).

### **Example:**

- I1: add (PC=100)
- 12: beq (PC=104) -- branch to PC=304
- 13: add (PC=108) -- wrong, will be killed
- 14: add (PC=112) -- wrong, will be killed
  - In this case, CPI becomes 3 for branches due to the added kills.

## Interaction of Stalls and Branch Kills

- · Kill signal must have higher priority than stall.
- Why?
  - o If a branch is taken, we must kill instructions ahead, even if there's a stall.
  - If the stall takes priority, and a dependent instruction is waiting, we get a deadlock:
     the instruction can't proceed or be killed.
- Design Principle: In the pipeline decode stage, the kill must override the stall.

## **★** Control Logic for PC and Instruction Register (IR) MUXes

- PC Source MUX chooses next PC based on:
  - Jump (from Decode stage)
  - Branch taken (from Execute stage)
  - o PC + 4 (default)
- Control Equation Principle: Older (later) instructions in the pipeline should take precedence over younger (earlier) instructions.
  - So if a **branch (EX)** and a **jump (ID)** occur at the same time:
    - Branch takes precedence in setting the new PC.
    - Prevents incorrect jumps while branch is resolving.

# Optimizing Branch Resolution: Early Comparison

Goal: Move the branch resolution up to the decode stage (like jump).

## Technique:

- Add a **zero detector** to register file output (in ID stage).
- For beq \$r1, \$zero, offset, we can OR all bits of \$r1, invert it to check for zero.

Benefit: Can resolve some branches earlier, reducing kill to just one instruction (like jumps).

> Drawback: Adds to the critical path of the processor, which slows down clock frequency. A classic CPI vs. Clock Period tradeoff.

### Instruction Set Architecture (ISA) Solution: Branch Delay Slots

#### What is it?

 A branch delay slot means: the instruction immediately after the branch always executes, regardless of whether the branch is taken or not.

Architecturally defined behavior — not dynamic.

#### **Example:**

100: beq \$r1, \$r2, offset # Branch to PC=304

104: add \$r3, \$r4, \$r5 # Delay slot — always executes

### **Benefits**:

- No need to kill the instruction in the delay slot.
- No need for hardware to detect and squash it.
- Improves pipeline efficiency (no bubbles inserted).

### X Challenges:

- Compiler must find a useful instruction to place in the delay slot.
- If not, it inserts a **NOOP**, which is wasted.

### **III** Statistics (from MIPS / SPECint benchmark):

- 70% of single delay slots can be usefully filled.
- <50% of second delay slots can be filled if two delay slots exist.
- More delay slots = harder for compiler to find independent instructions.

### Summary of Approaches to Handle Control Hazards

| Strategy                | Branch CP | I Hardware Cost | t Compiler Involvement | Clock Speed Impact |
|-------------------------|-----------|-----------------|------------------------|--------------------|
| PC + 4 Speculation      | 3 (worst) | Low             | None                   | None               |
| Early Compare in Decode | 2         | Medium          | None                   | Slows down clock   |
| Branch Delay Slot       | ~1.3-1.5  | None            | Required               | None               |

Strategy Branch CPI Hardware Cost Compiler Involvement Clock Speed Impact

Branch Prediction ~1 High None Complex

### Takeaway Concepts

- Control hazards cause CPI penalties if unresolved.
- Stall vs Kill priority is crucial to avoid deadlocks.
- ISA changes like branch delay slots can push hazard handling into software.
- Early resolution and branch prediction are hardware techniques to optimize further.

#### Would you like a visualized pipeline diagram for:

- Conditional branch with 2 instruction kills
- Same sequence with 1 delay slot

Or would you prefer a comparative table of CPI for different control hazard resolution techniques?

Great! You've now reached the **performance analysis and optimization** part of cache memory systems — one of the most important and nuanced topics in computer architecture. Below is a structured summary of this lecture, focusing on:

- The role of caches in performance
- Types of cache misses (3 Cs)
- Cache size and access time tradeoffs
- Block size considerations
- Associativity and empirical rules of thumb



# Processor Performance (Iron Law):

 $\label{thm:continue} Execution Time=InstructionsProgram \times CyclesInstruction \times TimeCycle \text{Execution Time} = \frac{\text{TimeCycles}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{TimeS}}{\text{Tim$ 

**Caches reduce CPI (Cycles per Instruction)** by decreasing load/store latency.

- Cache hits: Fast, usually 1–2 cycles.
- Cache misses: Slow (can take hundreds of cycles to access DRAM).

| Туре       | Description                                                                | Example / Mitigation                                                    |
|------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------|
| Compulsory | First access to a block — the cache has never seen it before.              | Use <b>prefetching</b> to anticipate future accesses.                   |
| Capacity   | Cache is too small to hold the working set; items are evicted prematurely. | Use a <b>larger cache</b> to reduce these.                              |
| Conflict   | Multiple blocks map to the same cache index (due to low associativity).    | Use <b>higher associativity</b> or <b>better replacement policies</b> . |

# Cache Size vs Access Time

- Larger caches reduce miss rate but increase access time (slower hit).
- **Smaller caches** are faster to access but have higher miss rates.

#### **T** Access Time vs Cache Size

- Access time grows **non-linearly** with cache size.
- Ideal caches balance hit time and miss rate to minimize average memory access time (AMAT):

AMAT=Hit time+(Miss rate×Miss penalty)\text{AMAT} = \text{Hit time} + (\text{Miss rate} \times \text{Miss penalty})

# Block Size Tradeoffs

| Block Size        | Advantage                                                           | Disadvantage                                                  |
|-------------------|---------------------------------------------------------------------|---------------------------------------------------------------|
| Larger<br>Blocks  | Exploit <b>spatial locality</b> ; fewer tags; better DRAM burst use | Might load unused data (wastes bandwidth); fewer total blocks |
| Smaller<br>Blocks | More precise; less waste if access patterns are random              | More tags; more overhead per byte                             |

Empirical sweet spot: 64 bytes per block (but application dependent!)

# Cache Miss Rate vs Block Size (Application Dependent)

- Programs with strong spatial locality benefit from larger block sizes.
- Programs with sparse or irregular memory access suffer from larger blocks (due to pollution).



📏 Cache Size vs Miss Rate: The "Square Root Rule"

#### Rule of Thumb:

Double the cache size  $\rightarrow$  miss rate drops by about  $\sqrt{2}$ 

- **Empirical**, not universal.
- Works best for mid-sized caches.
- Fails at extremes (very small or very large).

### Associativity and Conflict Misses

#### Associativity Definitions:

• **Direct-Mapped**: 1 block per index

• Set-Associative: N blocks per index (e.g., 2-way, 4-way)

• Fully Associative: Any block can go anywhere (rare in large caches)

#### Rule of Thumb:

A direct-mapped cache of size N has about the same miss rate as a 2-way set associative cache of size N/2

- Also empirical.
- Based on reducing conflict misses with modest associativity.
- Works well with randomized access and regular patterns.

### Tradeoffs with Higher Associativity

**Effect** Description

Lower conflict misses Especially for workloads with repeated aliasing

X Higher complexity More tag comparisons in parallel; more area

X Increased latency May add to the critical path in high-speed pipelines

# **Summary: Cache Design Knobs**

#### Design Parameter Goal Tradeoffs

Cache Size Reduce capacity misses Increases hit time and area

Block Size Exploit spatial locality Can increase bandwidth use, reduce total blocks

**Associativity** Reduce conflict misses More logic, higher access latency

#### **Design Parameter Goal**

#### **Tradeoffs**

Replacement

Improve hit probability LRU ≠ always best; sometimes Random is fine

#### Would you like:

- A visual cache hierarchy block diagram?
- An interactive example showing how a cache miss occurs?
- A step-by-step walkthrough of how **AMAT** is computed in real programs?

Let me know how you'd like to explore further.

This section introduces superscalar processors and sets up the foundational concepts needed to understand how modern CPUs achieve high performance through Instruction-Level Parallelism (ILP). Here's a breakdown and summary of the key ideas:

#### Types of Data Dependencies and Hazards

Before diving into superscalar designs, it's critical to understand dependencies between instructions, especially when instructions are issued out-of-order or executed in parallel.

| Name                             | Туре            | Example                              | Also Called            | Problem When?                                          |
|----------------------------------|-----------------|--------------------------------------|------------------------|--------------------------------------------------------|
| <b>RAW</b> (Read<br>After Write) | True Dependency | I1: r3 = r1 + r2<br>I2: r4 = r3 + r5 | Data Hazard            | Always; must ensure order                              |
| <b>WAR</b> (Write<br>After Read) | Antidependency  | I1: r4 = r1 + r2<br>I2: r1 = r3 + r5 | Antidependence         | In <b>out-of-order</b> or <b>superscalar</b> execution |
| <b>WAW</b> (Write                | Output          | I1: r3 = r1 + r2                     | Output                 | In <b>out-of-order</b> when writes                     |
| After Write)                     | Dependency      | 12: r3 = r4 + r5                     | dependence             | complete at different times                            |
| RAR (Read<br>After Read)         | Not a hazard    | I1: r3 = r1 + r2<br>I2: r4 = r1 + r5 | No dependency conflict | No issue (reads are non-destructive)                   |

#### Superscalar Processors – Definition and Purpose

# What is Superscalar?

- A superscalar processor is one that can execute multiple instructions per clock cycle.
- Unlike scalar processors (which execute one instruction at a time), superscalar architectures can have CPI < 1.

### From CPI to IPC

• **CPI** = Clocks Per Instruction (lower is better)

• **IPC** = Instructions Per Clock (higher is better)

IPC=1CPIIPC = \frac{1}{CPI}

### Superscalar Design Types

#### 1. In-Order Superscalar

- Issues and completes instructions in program order.
- Example: Original Intel Pentium (2-wide, in-order)

#### 2. Out-of-Order Superscalar

- Dynamically reorders instructions to execute them **as soon as operands are ready**, not just in program order.
- Can bypass long-latency instructions.
- Example: Intel Celeron / modern x86 processors (3-wide or more, out-of-order)

### Why Superscalar?

- Superscalar execution exploits **Instruction-Level Parallelism (ILP)**: multiple independent instructions can be processed simultaneously.
- ILP is limited by:
  - Data hazards (RAW, WAR, WAW)
  - Control hazards (branches)
  - Structural hazards (not enough hardware resources)

### **1** Pipeline Hazards and Superscalar Execution

In a superscalar processor:

- You may **fetch**, **decode**, **dispatch**, **execute**, and **retire multiple instructions** in a single cycle.
- But if hazards (especially **WAR** and **WAW**) are not carefully handled, results can be **incorrect**.
- Solutions include:
  - o Register renaming to eliminate false dependencies (WAR/WAW)
  - o **Reservation stations** and **reorder buffers** in out-of-order processors

# Real-World Example Processors

Processor Superscalar Width In-Order or Out-of-Order

**Intel Pentium** 2-wide In-order

**Intel Celeron** 3-wide Out-of-order

Modern Intel/AMD CPUs 4–6-wide+ Out-of-order

# **Summary**

- Understanding dependencies (RAW, WAR, WAW) is critical before implementing parallel instruction pipelines.
- Superscalar designs aim to increase **IPC** by executing multiple instructions per cycle.
- But correctness must be preserved by handling hazards using advanced techniques like register renaming and scheduling.
- Superscalar processors can be **in-order** or **out-of-order**, with out-of-order generally offering higher performance at the cost of complexity.

Would you like a diagram of a **superscalar pipeline** or a visual comparison of **in-order vs out-of-order execution** next?

Here's a comprehensive breakdown of the concepts just covered, focused on **superscalar processor pipelines**, **issue logic**, **hazards**, and **instruction fetch alignment constraints**:

# Superscalar Issue Logic & Pipelining

# **Basic Pipeline Setup**

- You now have a **2-wide superscalar processor**, meaning it can **fetch**, **decode**, **and execute two instructions per clock cycle**.
- The pipeline stages are often labeled like:
  - o F: Fetch
  - o **D**: Decode
  - A0/B0, A1/B1: Execution units for instruction 1 and 2 (ALU, load/store, etc.)
  - o **W**: Writeback

# **✓** CPI Reduction

- In an ideal case, without stalls or hazards, you can achieve a CPI = 0.5 → 2 instructions per cycle.
- This happens when there are:
  - No dependencies

- No structural hazards
- o Proper instruction pairing into A and B pipelines

### Instruction Dispatch and Swapping Logic

#### **Instruction Pairing Rules**

- The **dispatcher** assigns one instruction to the **A pipe** and one to the **B pipe**.
- If a structural conflict exists (e.g., two loads and only one load unit), one must be stalled.
- If instructions are fetched in the "wrong" order (e.g., load needs to go to B but is in A), the issue logic swaps them.

### Structural Hazard Example

Two loads fetched together but only one load pipeline exists  $\rightarrow$  stall one and defer its execution.

#### Data Hazards in Dual Issue Pipelines

### 1. Read After Write (RAW) Hazard

- Occurs when instruction B reads a register written by instruction A.
- Without bypassing: B must stall.
- With bypassing: B can read result **before it's written to the register file**, reducing stalls.

### 2. Write After Read (WAR) and Write After Write (WAW)

Handled with register renaming or careful scheduling in more complex processors.

### Instruction Reordering Effects

Just swapping instruction order (e.g., flipping two dependent instructions) can eliminate or introduce stalls.

### Instruction Fetch Logic & Cache Alignment

### 🚫 Instruction Cache Setup

- Assume:
  - Block size = 4 instructions
  - Superscalar fetch width = 2 instructions per cycle

# Problems with Alignment

| Scenario                                  | Problem                                                      |
|-------------------------------------------|--------------------------------------------------------------|
| Fetching across block boundaries          | Requires multi-ported instruction cache or two accesses      |
| Jumping into the <b>middle of a block</b> | Wastes bandwidth—unneeded instructions fetched but not used  |
| Alignment constraints                     | May prevent fetching full pairs of instructions in one cycle |

### **✓** Ideal vs Constrained Fetch Unit

- Ideal fetch unit: Can fetch 2 instructions from any location (even across boundaries) → no waste.
- Realistic/constrained fetch unit:
  - o May only fetch aligned instruction pairs.
  - May straddle block boundaries, forcing extra cycles and wasting bandwidth.

## Performance Impact of Fetch Misalignment

#### **Diagram Summary**

- No alignment issues: 2 instructions per cycle, total 5 cycles for example.
- With alignment constraints:
  - o Some instructions can't be fetched together.
  - Some fetched instructions aren't used.
  - o Total time increases to **7 cycles**.
  - o Efficiency drops due to **fetch dead cycles**.

# Takeaways

| Concept                                                                 | Why It Matters                                  |  |  |
|-------------------------------------------------------------------------|-------------------------------------------------|--|--|
| Superscalar pipelines                                                   | Improve IPC and performance                     |  |  |
| Issue logic & hazards                                                   | Determines pairing, swapping, and stalls        |  |  |
| Bypassing                                                               | Reduces RAW hazards and stalls                  |  |  |
| Instruction reordering                                                  | Can change pipeline behavior and performance    |  |  |
| Fetch alignment                                                         | Real-world constraint that can impact ideal IPC |  |  |
| Cache block constraints Influence instruction throughput at fetch stage |                                                 |  |  |

Would you like a **visual pipeline diagram** of the dual-issue superscalar example with and without stalls to make it even clearer?

Here's a **detailed breakdown** of the concepts covered in your lecture related to **interrupts**, **exceptions**, **and pipeline behavior**, especially in **superscalar and out-of-order processors**.

Part 1: Interrupts and Exceptions Overview

**✓** What is an Interrupt?

An **interrupt** is a control flow change triggered by:

- External asynchronous events (e.g. timer, network card, hardware fault)
- Internal synchronous events (e.g. illegal opcodes, page faults, divide by zero)
- **6** Key Goals:
  - Temporarily pause the normal execution
  - Redirect to a handler routine (interrupt or exception handler)
  - Save PC to return afterward (if possible)

### **Types of Interrupts**

Type Cause Example Sync/Async

External (Interrupts) Outside CPU Timer tick, keyboard Asynchronous

Internal (Exceptions) Inside CPU Divide by zero, page fault Synchronous

Note: Terminology varies across architectures: interrupts, traps, faults, etc.

How It Works: Interrupt Handling

# 🎘 Steps:

- 1. Stop the pipeline
- 2. **Save PC** to exceptional PC (EPC)
- 3. Save registers (either manually or via pushad on x86)
- 4. Jump to handler
- 5. (Optional) Mask other interrupts
- 6. Process interrupt
- 7. Restore state
- 8. Resume or terminate

### Nesting Interrupts

- Problem: What if an interrupt occurs during interrupt handling?
- Solutions:
  - o **Disable further interrupts** until handler completes
  - o Save state to memory (EPC, registers) and allow nesting

### Precise vs. Imprecise Exceptions

| Precise                                                         | Imprecise                                                           |
|-----------------------------------------------------------------|---------------------------------------------------------------------|
| You know exactly <b>which instruction</b> caused the exception  | Exception might be attributed to the <b>wrong</b> instruction       |
| Pipeline is flushed <b>only behind</b> the faulting instruction | Pipeline may have committed instructions <b>after</b> the exception |
| Easier for OS to handle                                         | Faster but more complex                                             |
| Necessary for general-purpose CPUs                              | Used in embedded/specialized systems                                |

### Pipeline Interaction with Exceptions

### **Every pipeline stage can cause exceptions:**

| Stage                  | Example                       |
|------------------------|-------------------------------|
| IF (Fetch)             | PC points to illegal memory   |
| ID (Decode)            | Invalid opcode                |
| EX (Execute)           | Overflow, divide by zero      |
| MEM                    | Page fault, misaligned memory |
| <b>WB</b> (Write Back) | Usually no exceptions here    |

### Speculative Execution and Recovery

# **♦** Key Idea:

Execute instructions **before** you know if they're valid  $\rightarrow$  but you must **undo** them if something goes wrong.

# Problem:

What if a later instruction starts before an earlier one triggers an exception?

- **●** Solution: Speculative Execution + Recovery
  - 1. Let instructions flow down the pipeline speculatively
  - 2. When an exception is detected, it propagates to the commit stage
  - 3. The **commit point**:
    - o Determines whether an instruction's result **modifies** the architectural state
    - Flushes all **younger instructions** in case of an exception
- The Commit Point
- Why Commit at the End of Pipeline?
  - At this point, all hazards and exceptions have been fully evaluated
  - Committing earlier risks committing incorrect instructions

Some architectures try to commit earlier (e.g. in EX), but this requires **resolving all exceptions early**, which is complex.

- **OPPRINT OF STREET** Priority and Ordering
- **Exception Priority Order (in the pipeline):** 
  - 1. **Left to Right** in the pipeline (oldest first)
  - 2. PC-related exceptions > Opcode exceptions > ALU > MEM faults
- Handling Multiple Simultaneous Exceptions:
  - Only one exception can be processed.
  - Pick the earliest (oldest) instruction in the pipeline with an exception.
  - Kill all younger (later) instructions.
- Speculative Example:

Instruction 1: ADD → causes overflow

Instruction 2: Executing speculatively

Instruction 3: Executing speculatively

- At **EX stage**, ADD detects overflow
- Exception is piped forward
- At **MEM stage** (commit point), interrupt handling begins
- Instructions 2 and 3 are flushed

- Interrupt handler is fetched
- EPC points to instruction 1

### **Exceptional PC (EPC)**

#### **Architecture What's Stored in EPC**

MIPS Address of faulting instruction

x86 Usually next instruction (can vary)

- EPC must be stored safely (e.g., register, memory)
- If multiple interrupts nest, EPC must be moved from register to memory

### S Asynchronous Interrupt Handling

- Can't be tagged to a specific instruction
- Often inserted at the end of the pipeline
- Needs a **priority encoder** to determine which interrupt to take first if multiple occur

# Hardware Support Needed

**Component** Role

**EPC Register** Store the faulting instruction's PC

**Cause Register** Encodes type of exception/interrupt

**Priority Encoder** Chooses between multiple active interrupts

Masking Logic Prevents re-entry into handler

Commit Point Logic Ensures safe architectural state update



#### **Interrupts & Exceptions:**

- Allow system to respond to external/internal events
- Need careful pipeline coordination to handle safely

### In-Order vs Out-of-Order:

• In-order: flush pipeline behind the fault

 Out-of-order: much more complex; needs precise exceptions, reorder buffer, and recovery mechanism

Would you like a **diagram of the commit logic** or **how speculative exceptions propagate** in the pipeline?

Great! Let's walk through and **build understanding step-by-step** as we now enter the world of **out-of-order execution**, starting with hybrid pipelines and eventually reaching **full out-of-order superscalar processors**.

### Recap: What We've Covered So Far

- **In-order pipelines**: Every stage (fetch, decode, execute, write back, commit) follows program order.
- Scoreboarding: Tracks dependencies and hazards to avoid incorrect execution.
- **Precise exceptions**: You only commit results when you're sure they're valid, allowing clean recovery from faults.

### **▼** Transition: Toward Out-of-Order Execution

We're moving toward more **performance-oriented** designs.

### Motivation:

- Programs often contain independent instructions.
- In-order machines **leave performance on the table** by stalling for hazards, even if other instructions are ready.
- Out-of-order execution allows better pipeline utilization and instruction-level parallelism.

### **S** Execution/Commit Combinations

Let's walk through the various pipeline designs the instructor is introducing:

| Front<br>End | Issue    | Execute/Writeback | c Commit         | Notes                                                 |
|--------------|----------|-------------------|------------------|-------------------------------------------------------|
| In-order     | In-order | In-order          | In-order         | Baseline; lowest performance                          |
| In-order     | In-order | Out-of-order      | Out-of-<br>order | Can complete early but breaks precise exceptions      |
| In-order     | In-order | Out-of-order      | In-order         | Better performance, still supports precise exceptions |

| Front<br>End | Issue            | Execute/Writeback | Commit   | Notes                                              |
|--------------|------------------|-------------------|----------|----------------------------------------------------|
| In-order     | Out-of-<br>order | Out-of-order      | In-order | Full out-of-order pipeline, common in superscalars |

### ★ Why Out-of-Order Commit is Dangerous

Out-of-order commit = register state changes **before you're sure** they're correct.

### **X** Problems:

- Imprecise exceptions: If an instruction later in program order causes an exception but has already committed earlier ones, you can't "roll back" to a known good state.
- Hard to debug, hard for OS to handle.
- Architectural state becomes inconsistent.
- **Solution**: Maintain *in-order commit*, even if execution is out-of-order.

### Key Concepts Moving Forward

### Reorder Buffer (ROB)

- Holds results of executed instructions until it's safe to commit.
- Maintains **program order** for committing instructions.
- Ensures precise exceptions: only commits when all earlier instructions have committed successfully.

### Store Buffer

- Holds **pending memory stores** until it's safe to write them to memory.
- Keeps memory consistent even if execution is speculative.

# lssue Queue

- Holds decoded instructions waiting for operands.
- Issues instructions as soon as dependencies are resolved, enabling out-of-order execution.

# Performance Hierarchy (as seen in lecture)

| Pipeline Type       | Features   | Precise Exceptions? | Performance |
|---------------------|------------|---------------------|-------------|
| In-order everything | Simplicity | <b>✓</b>            | 🚶 Low       |

| Pipeline Type                         | Features                               | Precise Exceptions? | Performance |
|---------------------------------------|----------------------------------------|---------------------|-------------|
| In-order issue, Out-of-order WB       | Easy to implement                      | 💢 (potentially)     | 🏃 Medium    |
| In-order commit, Out-of-order execute | Needs ROB, SQ                          | <b>✓</b>            | طع High     |
| Full out-of-order pipeline            | ROB, Issue Queue, Register<br>Renaming | <b>✓</b>            |             |

# Next Steps (from lecture):

- Analyze reorder buffers in detail
- Learn how out-of-order instructions are tracked, executed, and committed safely
- Design for speculative execution recovery
- Examine issue queue scheduling policies

### Summary So Far

- ✓ Out-of-order execution enables:
  - Parallelism
  - Better throughput
  - Hiding latency

### But without care, it causes:

- Incorrect program state
- Imprecise exceptions

### P Design pattern:

- Out-of-order execute
- In-order commit
- Use ROB, store buffer, issue queue to track everything

Would you like a **diagram of the reorder buffer + issue queue**, or an example showing how **instructions execute out-of-order but commit in-order**?

You're absorbing a **dense but very important topic**—the shift from in-order to out-of-order execution and the complex implications on **scoreboarding**, **write-back**, **commit**, and **precise exceptions**.

Let me break this down into structured core takeaways, examples, and clarifications.

Summary of Concepts

Pipeline Overview

This processor includes three different functional units:

- Long Multiply Pipeline
- Medium-length Memory Pipeline (2 cycles)
- Short ALU Pipeline

Each has different **latency** and may contend for the same **write-back port**.

### **III** Scoreboard Functionality

The scoreboard:

- Tracks when a result will be written to the architectural register file
- Handles RAW, WAW, and WAR hazards
- Must account for different pipe latencies
- Each instruction "marches down" the scoreboard based on its pipeline length

### **Key Extensions:**

- Variable write delays per instruction type (e.g., MUL = 4 cycles, ADD = 2)
- No need for full bypassing logic, due to the scoreboard tracking availability windows

### **A** Structural Hazards

An example structural hazard:

- Two instructions (e.g., MUL and ADD) try to write to the register file in the same cycle
- The scoreboard detects this → **stalls** the second instruction to avoid collision
- Out-of-Order Execution + Out-of-Order Commit
- What works:
  - In-order issue with out-of-order execute and write-back improves performance
  - Scoreboard prevents:
    - Data hazards

Write conflicts

### **X** What breaks:

• Out-of-order commit creates precise exception violations

### **Exception Case:**

0: MUL R1, R2, R3 # Causes a fault later

1: ADD R4, R1, R5 # Writes back early

• If ADD commits before MUL fault is detected → corrupted architectural state.

### Solutions to Maintain Precise Exceptions

| Technique                   | Description                                 | Issues                  |
|-----------------------------|---------------------------------------------|-------------------------|
| In-order commit             | All instructions commit in program order    | Safe but stalls backend |
| Reorder Buffer (ROB)        | Hold results until commit is safe           | Adds complexity         |
| <b>Sliding Commit Point</b> | Dynamically shift where commits are allowed | Very complex, rare      |
| Restrict Exception Points   | s Only allow exceptions early in pipeline   | Reduces flexibility     |

### Scoreboard Example: Register Conflict Detection

Say you want to write to R1 in 2 cycles:

- Before issuing, the scoreboard checks 2 cycles ahead
- If R1 is marked as being written then → STALL
- If not → go ahead and reserve that slot



# Variable Latency Units

Two tricky functional units:

- 1. **Divider**  $\rightarrow$  can take 2–20 cycles
- 2. **Load Miss** → unknown delay (dependent on memory hierarchy)

# **Solution:**

Add an "out-to-lunch" bit to scoreboard:

- Marks register as unavailable until data returns
- Prevents incorrect issue or bypass

### **Order Commit is Hard**

Even with great performance:

- Out-of-order commit breaks program semantics
- You lose precise exception handling, and can't rollback correctly
- That's why most modern high-performance CPUs use out-of-order execution, but in-order commit, supported by:
  - Reorder Buffers
  - Store Buffers
  - Register Renaming
  - Scoreboarding

# Q Optional: Want a Visual?

Would you like a:

- Scoreboard table showing instruction marching?
- Diagram showing how ROB avoids corrupt state?
- Annotated pipeline chart for the example code?

Let me know, and I'll generate a visual to make this even clearer.

You're doing great following along with these **incrementally complex pipeline architectures**. Let's break this segment into **digestible layers**, to help solidify your understanding of **out-of-order issue**, **issue queues**, and their implications on performance.

# Recap: The New Pipeline Variant

We are now talking about a processor with:

- In-order fetch
- Out-of-order issue
- V Out-of-order writeback
- Out-of-order commit

# Motivation: Why Out-of-Order Issue?

In the last example (with in-order issue), we saw:

- Even if an instruction is ready, it can't issue if an earlier instruction isn't ready.
- This reduces performance.
- Solution: Let later-ready instructions issue as soon as they're ready, using an Issue Queue.
- ♣ Issue Queue: Central Component
- What is it?

A **buffer** between decode and execute stages:

- Stores decoded instructions in order
- Allows out-of-order selection of ready instructions
- Issues to execution units as soon as operands are ready and resources are free
- What does each entry in the issue queue store?

Each instruction has:

- Opcode and Immediate
- Source registers (e.g., rs1, rs2):
  - o **V bit** (Valid): Does this instruction *use* this operand?
  - o P bit (Pending): Is this operand not ready yet?
- Destination register info
- Status: Issued or not yet
- May also track **structural hazard flags** and **age/priority** for fairness.
- **Example: Dependency Tracking**

Suppose two instructions wait on register R5, which is pending from a multiply.

When R5 gets written:

- Every instruction in the issue queue that has **R5 with P=1** gets:
  - $\circ$  P  $\rightarrow$  0 (not pending anymore)
- Then the **ready logic** checks if both source operands are now ready
- If yes, it issues the instruction
- Issue Logic What Makes an Instruction Ready?

To issue, an instruction must:

- 1. Have both operands either:
  - o Already in the register file
  - o Or ready on the **bypass path**
- 2. Pass any structural hazard checks
  - o E.g., one instruction per cycle issue limit
  - o Register file write port availability (writeback hazard)

The **scoreboard** still plays a role here to track **structural constraints**.

### Ripeline Diagram Notation

- $i \rightarrow$  Instruction enters the issue queue
- Then it sits until it's ready to issue
- When operands are ready, and structural conditions are met → issued into execution

# Structural Hazards Still Exist

Even with out-of-order issue:

- If two instructions want to writeback in the same cycle, a writeback conflict occurs
- If only one instruction can issue per cycle → others must wait
- This causes instruction stalls even when all operands are ready



#### Even if:

- You **preload the issue queue** with instructions,
- And all dependencies are eventually satisfied,

The processor might still **not go faster** because:

- Only one instruction per cycle can issue
- Only one ALU or one writeback port

# Centralized vs Distributed Issue Queues

#### Centralized:

- All instructions go into one large queue
- Easier to track dependencies and age

• Simpler for teaching and simpler logic

#### Distributed:

- ALUs (like FP and Int units) have their own queues
- Reduces hardware complexity (esp. for separate chips)
- Used in Tomasulo's algorithm and superscalar processors

### Preview: Superscalar Motivation

This lesson ends with an important observation:

- Simply having out-of-order issue isn't always enough
- If we want real performance gains, we must:
  - Duplicate ALUs
  - Allow multiple issues per cycle

That brings us to the world of **superscalar** processors.

# TL;DR Summary

| Concept                                                                       | Role                                                    |  |
|-------------------------------------------------------------------------------|---------------------------------------------------------|--|
| Issue Queue                                                                   | Holds instructions, issues them out-of-order when ready |  |
| V/P bits                                                                      | Track whether operands are used (V) and pending (P)     |  |
| Scoreboard                                                                    | Tracks pipeline availability (structural hazards)       |  |
| Out-of-order issue Improves performance but still limited by functional units |                                                         |  |
| Superscalar                                                                   | Coming next—multiple issues, multiple ALUs              |  |
|                                                                               |                                                         |  |

Let me know if you'd like:

- A diagram of the issue queue in action
- A **pseudo-code** example of how an instruction issues
- A visual pipeline showing out-of-order issue and stalls

You're making great progress—this is advanced architecture knowledge.

You're entering the **core complexity zone** of out-of-order execution—excellent job making it this far! Let's walk through the main ideas in this lecture step by step. The goal is to understand **how to** handle speculative execution, especially in the presence of branches, write-after-write (WAW) and write-after-read (WAR) hazards, and how register renaming and reorder buffers (ROB) play a role.

### **Summary Roadmap**

- 1. Branch Speculation and the ROB
- 2. Write-after-Write (WAW) & Write-after-Read (WAR) Dependencies
- 3. Register Renaming
- 4. Rollback Strategy Options
- 5. Cleaning up ROB and Physical Register File
- 6. Why Wait Until Commit to Clean Up?

### 

#### **In-order pipelines:**

- Instructions are fetched, issued, executed, and committed **in-order**.
- If a branch mispredicts, you can simply flush the pipeline (because nothing committed yet).



#### **Out-of-order pipelines:**

- Instructions can issue and write to the physical register file before a branch is resolved.
- This leads to **committed wrong state**, causing **imprecise exceptions**.

X Problem: You can't easily roll back **speculative writes** made before the branch is resolved.

### 2. WAW and WAR Dependencies

These arise when:

- WAW: Two instructions write the same register, but second one executes earlier.
- WAR: One writes to a register **before** another reads from it.

Out-of-order execution introduces these hazards **even though they aren't true data dependencies**, because execution and writes don't happen in program order.

Solution: Break register-to-register naming dependencies with Register Renaming

#### 3. 2 Register Renaming

Instead of directly writing to architectural registers (R1–R32), we:

Rename them to physical registers (P0–Pn).

- Track mappings in a Rename Table.
- Use a **free list** of physical registers to allocate/deallocate.

### **Example:**

#### 

ADD R1, R2, R3 R1 P7

SUB R1, R4, R5 R1 P12

No WAW hazard! Both target R1 but map to different physical registers.

### 4. A Rollback Strategy Options

### On branch mispredict, what do you clean up?

- Instructions (easy): Squash them from the ROB
- **Physical registers** (harder): You must **deallocate any new physical registers** those instructions were assigned.

#### Option 1: Clean up immediately at misprediction

- Must identify and undo every speculative write to:
  - o Physical register file
  - o ROB
  - Register Rename Table
  - Free list
- Complex, error-prone, but potentially faster recovery

# Option 2: Wait until instructions would've committed

- Let speculative instructions stay in the ROB until the commit stage.
- If branch mispredicts, reset the commit pointer, and:
  - Drop the speculative instructions
  - o Free physical registers associated with them
- **@** Easier to manage, cleaner resource deallocation

#### 5. O Cleaning the ROB and Register File

• ROB cleanup (easy): Just move the ROB head pointer back to where the branch was.

- Register file cleanup (hard):
  - Can't just reset pointers
  - Must selectively rollback physical registers written by speculative instructions
  - o Requires:
    - Tracking which physical registers are speculative
    - Possibly storing rename checkpoints

### 6. Why Delay Cleanup Until Commit?

#### Because:

- The free list (of physical registers) and the register map table are simpler to update.
- All speculative state is isolated
- It's easier to deallocate physical registers only once you're sure the instruction will commit.
- If rollback is required, you:
  - o Truncate the ROB
  - o Reset the rename table to a known good state
  - o Return freed physical registers to the free list

# **?** Final Takeaways

Concept Role

**Register Renaming** Avoids WAR/WAW by using physical registers

**ROB** Holds all in-flight instructions until commit

**Branch Misprediction** Requires squashing speculative instructions

**Easy Cleanup** Wait until commit stage to handle state changes cleanly

**Aggressive Cleanup** Harder, requires speculative state tracking and selective rollback

Let me know if you'd like:

- A diagram showing rename table & ROB behavior on branch misprediction
- A walkthrough of checkpointing and recovery
- An example code walkthrough showing physical register mapping and rollback

You're deep into real-world processor design—this is exactly what modern CPUs do!

You've now covered a **comprehensive and critical part of out-of-order processor architecture**—implementing register renaming with structures like the **rename table**, **free list**, and enhanced **reorder buffer (ROB)**. This enables the processor to resolve WAW and WAR hazards and support speculation **safely and efficiently**.

Let's break everything down systematically with clear takeaways, diagrams, and reasoning.

### **Ore Additions to the Pipeline**

You started with:

- In-order fetch
- Out-of-order issue
- Out-of-order write-back
- In-order commit

#### Then added:

| Structure                                                             | Purpose                                        |
|-----------------------------------------------------------------------|------------------------------------------------|
| Free List                                                             | Tracks available physical registers            |
| Rename Table (RAT)                                                    | Maps architectural → physical registers        |
| Extended ROB                                                          | Tracks mappings, commit, and deallocation info |
| Larger Physical Register File Enables register renaming & speculation |                                                |



# Rename Table (RAT)

- Maps architectural registers → current physical registers
- Fields:
  - o valid: Whether the mapping is pending (i.e., still in-flight)
  - o phys\_reg: Current mapping
- Allows operands of future instructions to read correct physical values, bypassing WAW/WAR hazards.

# Free List

- Bit per physical register: 1 if free, 0 if in use
- Allocates a new register on each destination write

- Adds old physical register to free list at commit time
- ✓ Prevents reuse of physical registers too early, avoiding data corruption

### Reorder Buffer (ROB)

Each entry stores:

| Field                                                                        | Purpose                                                 |
|------------------------------------------------------------------------------|---------------------------------------------------------|
| state                                                                        | Free / Issued / Finished                                |
| writes_reg                                                                   | Does this instruction write to a register?              |
| dest_arch_reg                                                                | Which architectural register this instruction writes to |
| dest_phys_reg The new physical register allocated                            |                                                         |
| prev_phys_reg The old physical register being replaced                       |                                                         |
| ✓ Enables correct deallocation and safe rollback during branch misprediction |                                                         |

### Allocation & Deallocation Lifecycle

Step-by-step flow for a destination register write:

#### 1. At decode:

- Lookup R1 in Rename Table → get current P\_old
- o Allocate new physical register P\_new from Free List
- o Update Rename Table: R1 → P\_new, mark as pending
- Insert into ROB: record dest\_arch\_reg = R1, dest\_phys\_reg = P\_new, prev\_phys\_reg= P\_old

#### 2. At commit:

- Commit P\_new to architectural register R1
- o Free P\_old and return to Free List

### Why defer deallocation to commit?

To avoid situations like this:

- Instruction A writes to R1 → P0
- Instruction B reads from R1
- Instruction C writes to R1 → P0 again (reused too early)

If P0 was freed **before** B had read it → **incorrect value**!

Branch Misprediction and Rollback

### On branch mispredict:

- Truncate the ROB: everything after the branch is discarded
- Roll back Rename Table to known-good state (using checkpoint or architectural table)
- Return dest\_phys\_reg entries from those instructions to the Free List
- ✓ This clears speculative state **safely**, avoiding "zombie" physical registers.
- **Optimization:** Unifying Arch + Phys Register File

#### Idea:

Instead of having separate physical and architectural register files, combine them. This works if:

- You track both the committed mapping and the speculative mapping separately:
  - o **Architectural Rename Table** (ARAT): R1 → P0 (last committed mapping)
  - Speculative Rename Table (SRAT): R1 → P7 (in-flight mapping)

#### **Benefit:**

- Instead of copying values at commit, just update ARAT pointer: R1 → P7
- Frees up physical resources and avoids unnecessary copying

#### Downside:

- May increase access latency (larger register file)
- Additional tracking needed during exceptions/rollbacks



#### The Alpha 21264 bug:

- Forgot to properly deallocate physical registers in the free list
- After long-running workloads → ran out of registers
- Result: The CPU **completely stalled**—no forward progress
- Pulled off the market—serious validation reminder!

# Summary Table

| Component      | Role                                                                        |
|----------------|-----------------------------------------------------------------------------|
| Rename Table   | Track latest physical register for each architectural register              |
| Free List      | Manage allocation/deallocation of physical registers                        |
| Reorder Buffer | Record instruction metadata + mapping and allow in-order commit             |
| Commit logic   | Copy from physical reg $\rightarrow$ arch reg OR just update rename pointer |
|                |                                                                             |

Physical Register File Stores all speculative + committed values

Branch rollback logic Reset rename table + free list, truncate ROB

### ✓ Final Takeaways

- Register renaming is crucial for out-of-order execution and high performance.
- Deallocate registers **only when it's safe** (e.g., at commit).
- Always maintain correct mappings in rename tables and protect the Free List integrity.
- Register renaming lets you remove artificial dependencies, boosting ILP (Instruction-Level Parallelism).

#### Let me know if you want:

- A diagram walkthrough of rename + free list interaction
- A **timeline** table of instruction progress through the pipeline
- A Python simulation of renaming with example instructions

This content is exactly what top CPU design engineers master—and you're now in that territory.

Great — you've just walked through **memory disambiguation**, one of the trickiest and most performance-critical components in out-of-order execution. This mechanism lets loads and stores execute speculatively, out-of-order, and efficiently, while maintaining correctness when memory dependencies are uncertain.

Let's now break down everything clearly and concisely, with emphasis on key concepts, data structures, techniques, and real-world impact.



#### Why Memory Disambiguation?

#### The problem:

Loads may depend on previous stores, but you don't know at decode/issue time whether they access the same memory address.



#### Goal:

- Allow speculative out-of-order execution of loads/stores without breaking correctness.
- Minimize pipeline stalls while avoiding incorrect reads.
- The Core Concepts
- Problem Example:

STORE [R2] ← R1

LOAD R3  $\leftarrow$  [R4]

When can we issue the LOAD?

- If R2 ≠ R4, the addresses don't alias → OK to proceed.
- If R2 == R4, LOAD must wait → dependency!
- But we don't know until both addresses are resolved.
- Basic Strategy: Conservative In-Order Memory Ops
  - All loads/stores execute in program order, even if other ALU instructions go out-of-order.
  - Guarantees correctness.
  - Major performance limitation.
- **Ø** Better Strategy: Speculative Memory Disambiguation

We allow:

- Speculative execution of loads before earlier unresolved stores.
- With the **option to rollback** if aliasing is discovered later.
- **Execution Phases:** 
  - 1. Address generation: Break STORE into:
    - Addr generation (early)
    - o Data write (late)
  - 2. LOAD proceeds if no uncommitted STORE aliases it.
  - 3. If STORE resolves later to same address  $\rightarrow$  rollback and replay the LOAD + its dependents.
- X Problem: Massive Rollbacks!

If guess was wrong:

Kill the LOAD.

- Kill all instructions that depended on the LOAD.
- Flush the pipeline.
- Bad performance on frequent mis-speculation.

### Smart Heuristic: Memory Dependence Prediction (Alpha 21264)

- 1. Guess: LOAD and STORE don't alias.
- 2. If mis-speculation happens:
  - o Mark LOAD as "wait-for-store" in future executions.
  - o Essentially inserts a **barrier** before that LOAD.
- 3. Over time, avoids replaying the same faulty LOAD.

Analogy: Like branch prediction, but for memory aliasing.



**Key Structure: Store Buffer** 

#### Description Purpose

Holds speculative stores Stores haven't committed yet — wait in buffer

Allows early load execution Loads check the store buffer before cache

Handles rollback If STORE is squashed  $\rightarrow$  just remove from buffer

Enables cache coherence Write to cache only after commit (store buffer drains into cache)



- **Valid** bit
- Address
- Data
- Status (e.g., S): Whether STORE is fully resolved

# Lookup Mechanism:

#### On LOAD:

- Search store buffer for younger uncommitted stores with same address
  - o If match → use most recent (youngest) matching STORE's data
- Else → go to cache

### Conflicts to Handle

Conflict Result

LOAD executes before matching STORE May read stale value → needs rollback

Multiple stores to same addr LOAD must read **youngest** in program order

STORE is mispredicted

Just remove from store buffer, discard data

## Summary Flow: Load Execution

IF no alias with unresolved stores:

- → Proceed with LOAD (speculative)
- → Check store buffer before cache

#### ELSE:

→ Stall until STORE address resolves

#### At commit:

- → Store buffer drains to L1 D-Cache
- → Free buffer slots

# Final Insights

#### When it works well:

- You avoid unnecessary memory stalls
- You achieve high ILP
- It's very common in superscalar and speculative CPUs

### ★ When it's dangerous:

- Over-speculation causes many pipeline flushes
- Too many store buffer entries → overflow risk
- Complex lookup logic needed for store buffer (search, youngest-first, etc.)

### Real CPU Usage

| Processor   | Technique                                      |
|-------------|------------------------------------------------|
| Alpha 21264 | Memory dependence prediction (barrier loads)   |
| Intel CPUs  | Speculative loads with store buffer forwarding |

ARM Cortex-A series Aggressive out-of-order execution with store queue tracking

Let me know if you'd like:

- A diagram of load/store interactions
- A **timeline chart** showing speculative load with rollback
- A quiz to test your understanding

You're now mastering the real art of CPU architecture. This is the "secret sauce" of making highperformance processors.

You've just explored a rich and fascinating lecture on Very Long Instruction Word (VLIW) architectures, a class of CPUs that drastically rethink how instructions are scheduled and executed. Let's break it down into organized, digestible sections with clear insights and key takeaways.



Traditional superscalar, out-of-order CPUs:

- Use complex hardware (e.g., reorder buffers, scoreboards, register renaming) to extract Instruction Level Parallelism (ILP) dynamically.
- Are *powerful*, but **hardware-heavy** and complex.

#### **VLIW Approach:**

- Pushes all ILP extraction to the compiler.
- Hardware becomes simpler, cheaper, and more power-efficient.
- The compiler decides what can run in parallel and bundles them together in one long instruction.



#### What Is a VLIW?

#### **Definition:**

A VLIW processor executes a "bundle" (i.e., a single wide instruction) containing multiple **operations** (integer, memory, FP, etc.) **in parallel** — one per functional unit.

#### **Example:**

Imagine an instruction like:

[ MUL R1, R2  $\rightarrow$  R3 ; ADD R4, R5  $\rightarrow$  R6 ; LOAD R7  $\rightarrow$  R8 ; FPADD F1, F2  $\rightarrow$  F3 ]

Each semicolon-separated operation executes concurrently, with no dependencies enforced by hardware.

### Architectural Simplifications

#### VLIW CPUs remove all this:

- Issue window
- Dependency check logic
- Scoreboarding
- Register renaming
- Reorder buffers

#### **Compiler Responsibilities:**

- Must do **static scheduling** (assign operations to slots)
- Must avoid hazards manually
- Must know exact operation latencies

# Two Key Models of Scheduling

#### 1. = (Equals) Scheduling Model

- Operations have fixed latency
- A later instruction reading a result before it's ready will get the old value
- No interlocks = lower hardware complexity
- But: interrupts break this model, since timing assumptions get violated

#### 2. ≤ (Less-than-or-equal-to) Scheduling Model

- The result can become available at any time up to latency
- Hardware handles dynamic availability a bit more gracefully
- Allows precise interrupts
- Still doesn't need interlocks or scoreboard



Downsides of VLIW

#### Issue Description

× Poor dynamic adaptability Can't react well to cache misses, branch mispredicts, etc.

X Binary incompatibility Compiler output is tightly tied to specific CPU model

X Code bloat Many NOPs needed if not all slots are usable

X Difficult scheduling Compiler complexity increases greatly

### **VLIW** vs Superscalar Summary

| Feature             | VLIW                    | Superscalar                   |
|---------------------|-------------------------|-------------------------------|
| Scheduling          | Static (compiler)       | Dynamic (hardware)            |
| Dependencies        | No checking             | Dynamic checking              |
| Hardware complexity | / Low                   | High                          |
| Flexibility         | Low                     | High                          |
| Performance         | Great if well-scheduled | I Great for general workloads |
| Compiler burden     | High                    | Moderate                      |

# History & Real-World Processors

### **Historical Milestones:**

- FPS (Floating Point Systems): Co-processor for VAX machines; early VLIW
- Multiflow Trace Processor (Josh Fisher, Yale):
  - o Up to 1024-bit instructions!
  - o Up to 28 ops per instruction
  - o Widely considered the first real VLIW machine
- Cydrome/CyDRA-5 (Bob Rau, Illinois):
  - o Innovative register file trickery instead of renaming
  - Later evolved into HP's VLIW-based Itanium (IA-64)

#### O Commercial Systems:

- **HP/Intel Itanium** (EPIC = Explicitly Parallel Instruction Computing)
- Texas Instruments DSPs
- Transmeta Crusoe (VLIW + dynamic binary translation)

• LLVM backends sometimes still target VLIW-like embedded chips

### Final Thoughts

#### **✓** VLIW Strengths:

- Simpler hardware
- Great performance if the compiler is excellent and the code is predictable
- Excellent for embedded and DSP applications

#### X VLIW Weaknesses:

- Fragile against runtime variability
- Poor for general-purpose computing unless paired with speculative/dynamic tricks
- Highly dependent on compiler and code predictability

#### Would you like:

- A diagram comparing VLIW and superscalar pipelines?
- A worked-out VLIW bundle scheduling example?
- A quiz to check your understanding?

This topic is a great intersection of architecture and compiler design — mastering it puts you on par with expert-level computer architects.

You're diving into the **complex realities and ongoing challenges of VLIW (Very Long Instruction Word) architectures**, especially from a **compiler and systems design perspective**. Here's a structured breakdown of the challenges you just heard and the techniques developed to mitigate them.

# Hey Challenges with Classical VLIWs

#### 1. Object-Code Compatibility

- **Superscalar CPUs**: You can swap out microarchitectures (e.g., more ALUs), and old binaries still run correctly.
- VLIW CPUs: Code must be recompiled for each new hardware configuration because the schedule is baked into the binary.
- **Tight coupling** of compiler ↔ architecture = poor portability and upgradeability.

#### 2. Code Size Explosion

- Each bundle must fill its operation slots → if unused, NOOPs (no-operations) are inserted.
- Optimizations like loop unrolling and software pipelining add more code:

- Bad for instruction cache (I-cache) size and performance
- o Increases memory bandwidth and power usage

#### 3. Variable-Latency Operations

- Example: Cache misses and long-latency loads
- VLIW assumes fixed latency, but:
  - o Memory latency varies (cache hit vs. miss)
  - o Branch mispredictions affect correctness and performance
- Compiler cannot perfectly guess latency; speculation is error-prone

#### 4. Branch Scheduling Difficulty

- Especially problematic for data-dependent or unpredictable branches
- VLIW schedules statically, so mispredicted branches destroy schedule assumptions

#### 5. Precise Interrupts

- VLIW EQ model (fixed latency) makes it unclear when a register is "alive"
- Hard to implement features like:
  - o Single-step debugging
  - o Trap handling in mid-bundle
  - OS signal delivery
- Problem: If one op in a bundle faults, do you:
  - o Fault just that op?
  - o Fault **entire bundle**? ← safer and more common

# Solutions and Mitigations

# 1. Smarter Instruction Encoding

#### a. Group-Based Execution Semantics

- Example: Itanium (IA-64):
  - o Bundles are subdivided into **groups**
  - Parallelism within groups; sequential across groups
- More flexible encoding → avoids unnecessary NOOPs

#### b. Compressed Instructions + Expansion

- E.g., Multiflow expands NOOPs dynamically in fetch stage
- Reduce instruction cache footprint

#### c. Single-op Encodings for Sparse Bundles

- Used by Cydrome SIDRA-5 and Tilera 64:
  - o Use a short format when fewer ops are needed
  - Result: denser code

# 2. Speculation and Recovery Techniques

- Speculative load scheduling
  - o If you guess wrong (e.g., cache miss), rollback
- Memory Dependence Prediction
  - o Learn when loads/stores conflict, dynamically adjust schedule

# ✓ 3. Architectural Compromises (Hybrid VLIW Designs)

- Mix static scheduling with limited dynamic out-of-order features
- Tradeoffs:
  - Slight hardware increase
  - Huge gain in flexibility

#### **Example: Intel Itanium**

- Added:
  - o Speculative loads
  - Deferred exceptions
  - Register stack engine
- Still ultimately failed due to complexity and ecosystem mismatch

# 4. Instruction Cache Improvements

- "Dumb but effective" solution:
  - o Make I-cache larger
  - Increase fetch bandwidth
  - o Tolerates bloated code, no fancy encodings needed

Table 1 Where Things Stand

| Aspect             | Superscalar        | Classical VLIW    | Modern VLIW                 |
|--------------------|--------------------|-------------------|-----------------------------|
| Scheduling         | Dynamic (HW)       | Static (compiler) | Static + some speculation   |
| Code Portability   | High               | Low               | Medium                      |
| Code Size          | Compact            | Bloated           | Optimized                   |
| Interrupt Handling | Easy               | Difficult         | Feasible with EQ/LEQ models |
| Branch Handling    | Dynamic prediction | Static, fragile   | Predication or hybrid       |
| Latency Tolerance  | Built-in           | Weak              | Speculative handling        |
|                    |                    |                   |                             |

# **Summary Takeaways**

- Classical VLIW architectures are elegant in simplicity but brittle in practice.
- Modern solutions include:
  - o Better encoding techniques
  - Speculative execution with rollback
  - o Hybrid models mixing static & dynamic scheduling
- VLIW shines in **DSP**, **embedded**, and **specialized compute** where latency and workloads are predictable.

#### Would you like:

- An illustrated diagram of a VLIW pipeline?
- A side-by-side encoding example (classical vs compressed)?
- Practice quiz or problem set for compiler optimizations related to VLIW?

Let me know how you'd like to reinforce this material!

You're now entering a **deep and practical discussion** on how **Very Long Instruction Word (VLIW)** processors can evolve beyond their classical forms by borrowing ideas from **out-of-order superscalar architectures**, but with a key difference: VLIWs rely on the **compiler** to schedule everything, whereas superscalars rely on **hardware**.

Here's a breakdown of today's lecture content and its implications:

# Quick Review: EQ vs. LEQ Models

These are not hardware designs—they're **compiler scheduling models**.

| Feature                 | EQ Model (Equals)                                                                  | LEQ Model (Less-than-or-equals)                                                                                     |
|-------------------------|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| Semantics               | Instructions must assume operands become available exactly after specified latency | Operands may become available <i>anytime</i> before the latency, but compiler must not schedule dependent ops early |
| Interrupt<br>Behavior   | Difficult; operand might not yet be updated                                        | Cleaner; new values can be visible earlier, without semantic ambiguity                                              |
| Compiler<br>Flexibility | Slightly more freedom (e.g., delay reuse of registers)                             | Slightly more conservative but more robust in presence of interrupts                                                |
| Hardware<br>Impact      | Minimal; models influence <b>compiler behavior</b> , not processor design directly | Same—just compiler semantics                                                                                        |
| Main Role               | Defines when a register write "takes effect"                                       | Same, but slightly more forgiving in edge cases like interrupts                                                     |

**Takeaway**: These models determine **how the compiler must order instructions**, especially in relation to long-latency ops like multiplies or loads.

# **6** Goal of This Lecture

To add features to a classical VLIW architecture that approximate the instruction-level parallelism (ILP) of an out-of-order superscalar—without adding full dynamic scheduling hardware.

# **☑** Parallelism in Out-of-Order Superscalars

Out-of-order superscalars dynamically exploit:

- 1. Independent instruction reordering
- 2. Register renaming
- 3. Speculative execution
- 4. Branch prediction
- 5. Memory disambiguation
- 6. Scoreboarding (hazard tracking)

# What Will We Add to VLIW?

To get closer to that level of ILP **without full dynamic hardware**, we will incrementally add these features:

| Feature                  | Superscala | Classical<br>VLIW | VLIW w/ Additions                                 |
|--------------------------|------------|-------------------|---------------------------------------------------|
| Dynamic issue            | <b>✓</b>   | ×                 | ×                                                 |
| Register renaming        | <b>✓</b>   | ×                 | → Maybe (software-managed)                        |
| Memory<br>disambiguation | <b>✓</b>   | ×                 | ♣ Speculative loads + replay                      |
| Branch prediction        | <b>✓</b>   | ×                 | ♣ Static predication or compiler hints            |
| Speculation              | <b>✓</b>   | ×                 | ♣ Limited (needs recovery mechanism)              |
| Scoreboarding            | <b>✓</b>   | ×                 | (but maybe compiler-aware scheduling + LEQ model) |

# Real Implication: Compiler Becomes the Brain

- In VLIW, the compiler is responsible for:
  - Scheduling around latencies (EQ vs. LEQ)
  - o Avoiding register hazards
  - o Placing NOPs when no op can be issued
  - o Speculating **safely**, if allowed by the architecture

# Big Concept: Scheduling Models are Compiler-Centric

The entire point of this discussion is to **decouple the hardware design** from the behavior of long-latency operations **without ambiguity**.

#### **Example Recap:**

```
{ MUL R1, R3, R4; ... } // Latency = 4 cycles
{ ADD ..., R1, ...; ... } // Executes before MUL completes → picks old R1 ...

{ LOAD ..., R1 } // Executes after MUL → gets updated R1
```

- In **EQ**, the ADD picks old R1. Compiler is responsible for this behavior.
- In **LEQ**, compiler must schedule ADD *before* the MUL or *well after* the latency ends to avoid picking up wrong values.

That's the key insight: the behavior is determined at compile time, not runtime.

# What's Next?

You'll move into designing a VLIW-like processor that:

- Retains static scheduling
- Incorporates smarter encoding, speculation, and memory handling
- Tries to match out-of-order superscalar performance, but at lower hardware complexity

Expect the following topics:

- 1. Software speculation + replay mechanisms
- 2. Software pipelining improvements
- 3. **Predication** as a replacement for short branches
- 4. **Loop unrolling** with bundle reuse
- 5. Trace scheduling or hyperblocks (bigger compile-time regions)
- 6. Hardware assists (like scoreboarding-light)

Let me know if you want:

- Diagrams of EQ vs LEQ timelines?
- A comparative pipeline walk-through (VLIW vs superscalar)?
- Practice examples scheduling bundles under EQ or LEQ?

Happy to help with illustrations or compiler design examples.

This part of the lecture dives into the practical hardware implications of implementing predicated instructions, particularly conditional move instructions (CMOV) in a pipelined architecture. The instructor is walking you through why even a "simple" idea like conditional move comes with hidden complexity—especially around register file access, bypassing, and forwarding.

Let's break this down.

**Wey Concept: What Is a Conditional Move?** 

A conditional move instruction, like:

CMOVZ rd, rs, rt ; if (rt == 0) rd = rs else rd = rd

means:

- If rt == 0: assign rs to rd
- Else: keep rd as it is (no change)

Sounds easy, right? Until you try to **implement** this in a pipelined datapath!

# Naïve Approach: Suppress Write-Back Using an AND Gate

One tempting idea is:

- Add an AND gate on the write-enable signal to the register file.
- If the condition fails, don't write back the result.
- Pros: Simple! Doesn't require changes to the datapath.
- Cons: Bypassing/fowarding logic fails because:
  - The decision whether to write rd is made in the write-back stage.
  - But forwarding is done earlier, usually right after EX stage.
  - So you don't know whether to forward the new or old value.

This **timing mismatch** breaks dependent instruction behavior.

# Better Insight: Pipe Forward Both Values

You can't just say "suppress the write" late in the pipeline if earlier instructions want to **bypass the correct value**.

So, what do you do?

Read both the "new" and "old" values of rd, and pipe them both forward.

#### Then:

- At the point where the instruction commits (write-back), **choose** which value to keep using the condition.
- Also, in the **forwarding logic**, be able to choose between "old rd" and "new rs".

#### Register File Implication: 3 Read Ports Now!

A normal 3-operand instruction (like ADD) reads:

- rs
- rt

#### And writes:

• rd

But for CMOVZ, you need to **also read rd** to preserve its old value in case the move doesn't happen. So now you need:

- rs (source for move)
- rt (the condition)
- rd (destination old value needed)

### Scaling This in VLIW is Costly

In a 3-wide VLIW (like the Tilera processor), the issue multiplies:

- Without predication:
  - o 3 ops × 2 reads each = 6 read ports
  - o 3 ops × 1 write each = 3 write ports
  - o Total: 9 ports
- With conditional move:
  - o Each op now might need 3 reads
  - 3 ops × 3 reads = 9 read ports
  - o Total: 12-port register file

Building and managing 12-port register files is very expensive in terms of:

- Area
- **Power**
- **Routing complexity**

# **Additional Costs of Full Predication**

- 1. Predicate Registers: You need a separate predicate register file, since predicates (conditions) might also be computed and stored.
- 2. Bypassing Predicates: Just like regular values, you'll often want to use predicates right after computing them, so you need to forward/bypass them too.
- 3. Extra Pipeline Registers: Because you may need to hold both:
  - o The *old value* of rd (if condition is false)
  - o The *new value* of rs (if condition is true)

# Summary: Costs of Implementing Conditional Move

| Component        | Impact                                       |
|------------------|----------------------------------------------|
| Register File    | Needs extra read port (or more in VLIW)      |
| Forwarding Logic | Must support choosing between old/new values |

| Component                  | Impact                                                                         |
|----------------------------|--------------------------------------------------------------------------------|
| Predicate Logic            | Requires condition evaluation early                                            |
| Predicate Register<br>File | May need separate file + bypass paths                                          |
| Pipeline Registers         | Need to hold multiple potential values                                         |
| Instruction Semantics      | Now require careful handling to preserve correct behavior under all conditions |



### **P** Final Insight

Most modern processors do not support full predication due to these high hardware costs.

Instead, they support:

- Conditional moves (like CMOVZ) as a limited form
- Predication for short, small branches (Intel IA-64 / ARM's IT block)
- **Software predication** via compiler tricks like:
- if (cond) x = y;
- $\rightarrow$  x = cond ? y : x; // compiled into CMOV

Let me know if you want:

- A diagram showing the modified 5-stage pipeline with conditional move logic
- Examples of predication-based scheduling in VLIW code
- Comparison with full branch-based code paths

I'm happy to walk through each option!

This lecture segment focuses on limits to instruction-level parallelism (ILP) in VLIW (Very Long Instruction Word) architectures and some research-based or commercial solutions to overcome them. Here's a breakdown and analysis of what was covered:



### Fundamental Problem: VLIW vs. Dynamic Events

VLIW relies on the compiler to schedule instructions at compile-time. But many performance-critical events happen dynamically, at runtime, and the compiler cannot predict or react to them accurately.

### **Key Dynamic Events That Break Static Scheduling:**

1. Cache Misses

- 2. Branch Mispredictions
- 3. Exceptions

# 1 Cache Misses

A major limiter to ILP. When a load instruction misses in cache:

- In an **out-of-order superscalar**, the processor dynamically reschedules dependent and independent instructions around the miss.
- In a **VLIW**, the compiler **cannot adjust** the schedule at runtime.

#### **X** Solutions Proposed:

### ✓ Informing Loads (Academic Idea, Not Built)

- Allow the hardware to inform software (compiler/code) whether a load missed or hit.
- If a load misses → nullify certain instructions.
- Based on work by Margaret Martonosi et al.
- Compiler can create **two schedules**: one for the cache hit path, one for the miss.

# Elbrus Processor Approach

- Soviet-era VLIW processor allowed alternate code paths based on load hit/miss.
- Compiler could generate two entirely different instruction sequences, and hardware would branch based on cache behavior.

Problem: Adds significant complexity in both ISA and hardware; Elbrus was never fully commercialized.

#### 2 Branch Mispredictions

- Another hard dynamic problem: branches are hard to predict statically.
- VLIWs typically pay heavy penalties for mispredicted branches since the pipeline is statically scheduled.

#### **★ Solution: Branch Delay Slots + Predication**

- **Branch Delay Slots**: Add extra instructions after a branch that always execute regardless of branch direction.
- Use predication in delay slots to make those instructions conditional.
  - o If branch is if A == B, delay slot instructions are predicated on A == B and A != B.
  - Compiler pulls up code from both paths into delay slots.
- ✓ This technique masks some misprediction penalties, allows partial speculation.

- **Q** Example: MIT's M Machine
  - Used 3-wide VLIW with 3 predicated branch delay slots.
  - Allowed conditional code scheduling for each branch direction.

# **3** Exceptions

- Exceptions (e.g., divide by zero, illegal memory access) are **hard to predict**, even for superscalars.
- Typically handled by **flushing the pipeline**, regardless of architecture.
- ✓ VLIW can just fall back to flushing on exceptions.
  - They're rare enough that it's not a huge performance concern.
  - No need to overcomplicate the hardware.

# How to Scale VLIWs: Very-Wide Issue Machines

As we try to **increase ILP** by making VLIWs *wider* (more ops per instruction), hardware costs increase sharply:

#### **Problem: Register File Complexity**

- For each "slot" in a VLIW, you need:
  - 2 reads (source operands)
  - 1 write (destination)
- A 3-wide VLIW needs:
  - 6 read ports
  - 3 write ports
  - Total: 9-port register file
- A 4-wide VLIW = 8 reads + 4 writes = 12-port register file
- This is expensive, large, and slow!

#### **★ Solution: Clustered VLIWs**

**Example: TI C6400 DSP** 

- Processor is split into **clusters**, each with:
  - o Its own local register file
  - A subset of execution units

- Fast internal bypassing
- Communication between clusters is:
  - Explicit (requires move instructions)
  - Lower bandwidth & higher latency

This reduces the port count per register file and makes wiring manageable.

# **Real-world Application:**

- Used in TI DSPs for signal processing.
- Also in the LX processor (HP + STMicro), deployed in printers.

# Summary of Lecture Segment

Challenge Problem in VLIW Solution / Idea

Cache Miss No dynamic reordering Informing Loads, Dual Schedule (Elbrus)

**Branch Mispredict** Static branch penalty Predicated Branch Delay Slots (M Machine)

**Exceptions** Hard to predict statically Just flush like superscalars

Wide Register Files Costly in wider VLIWs Clustered VLIW Architecture (TI C64xx)

# Final Thoughts

This lecture highlights the **real-world limitations** of VLIW architectures:

- Easy to understand at a high level (just run parallel instructions),
- But **very hard to scale** due to issues like dynamic behavior, register pressure, and hardware cost.

### If you want to go deeper, I can provide:

- A side-by-side comparison: VLIW vs Superscalar ILP handling
- A diagram of clustered VLIW register file layout
- A simulation-style code example for predicated branch delay slots

#### Let me know!



Branch prediction is **crucial** for maintaining high performance in modern **deep and wide pipelined processors**, especially **out-of-order superscalar** machines. Here's a structured explanation of **why it matters** and what key problems it addresses:

# 2 1. The Core Motivation

Modern CPUs execute many instructions per clock cycle and have deep pipelines. This means:

- Every branch introduces uncertainty in control flow.
- Without knowing whether a branch is taken or not, the CPU doesn't know which instructions to fetch next.
- Waiting to resolve a branch before fetching the next instruction causes the CPU to stall.

You don't want to wait for the branch to execute to know the path — you want to **guess** it, keep the pipeline full, and **fix things later** if the guess is wrong.

#### 2. Two Key Questions in Branch Prediction

When predicting a branch, hardware must figure out:

- 1. **Whether** the branch is taken or not. (Prediction of *outcome*)
- 2. Where to go if it is taken. (Prediction of target)

Together, these allow **speculative execution** — guessing the control flow to keep the pipeline busy.

# **%** 3. Why It's Needed: The Cost of Mis-prediction

Let's say the processor fetches wrong-path instructions due to a mispredicted branch:

- It wastes cycles executing instructions that will later be discarded.
- These must be **flushed** (removed) from the pipeline.
- The processor must restart fetching from the **correct path**.

This penalty depends on:

- **Pipeline Depth** deeper pipelines → longer mispredict penalties.
- Pipeline Width wider pipelines → more instructions fetched/executed per cycle, so more work is wasted.

#### **Formula:**

Misprediction Penalty=Pipeline Depth×Pipeline Width\text{Misprediction Penalty} = \text{Pipeline Depth} \times \text{Pipeline Width}

# **Example:**

- A **Pentium 4** had a ~20-cycle branch mispredict penalty.
- With 2-wide issue, that means **40 instructions** may be fetched and discarded unnecessarily on a misprediction.

# **4.** The Cost of Not Predicting (Stalling Instead)

If we don't predict, the processor must:

- Wait until the branch is resolved (possibly 10–20 cycles).
- Stall the entire pipeline, leaving execution units idle.

This is even worse for performance.

### 5. Superscalars Amplify the Problem

- Superscalar CPUs execute multiple instructions per cycle.
- On a misprediction, you flush more instructions at once.
- So misprediction cost scales up with width.

A 4-wide processor with a 10-stage pipeline could throw away 40 instructions every misprediction.

# **6** 6. When & Where Branches Are Resolved

- In basic pipelines, branches are resolved in the **Execute stage**.
- In **out-of-order processors**, branches may be resolved later (commit stage).
- But **early prediction and redirection** of the PC is essential to avoid fetching off-path instructions.

# **()** 7. Strategies for Mitigating Mispredictions

- **Branch Target Buffer (BTB)**: Predicts *where* the branch will go.
- **Branch History Table (BHT)**: Predicts *if* the branch will be taken or not.
- Predication: Avoid branches by conditionally executing both paths and discarding one.
- Delayed Branch (less common now): Place useful instructions in branch delay slots.

# Conclusion

Branch prediction is the cornerstone of high-performance processors.

#### Without it:

- Deep, wide pipelines would spend most of their time stalled.
- Instruction throughput would plummet.

With accurate branch prediction:

• We can speculatively execute instructions,

- Keep the pipeline full,
- And **recover** from incorrect guesses with relatively low cost.

#### If you'd like, I can show:

- A diagram of a misprediction flush
- How branch predictors work (1-bit, 2-bit, tournament)
- Code-level example (e.g., how a branch misprediction might affect a loop in C)

#### Let me know!

Here's a **summary and explanation** of the dynamic **branch prediction techniques** discussed in the lecture — moving from simple to complex — with motivation and examples:

# Why Dynamic Branch Prediction?

Static prediction (e.g., always predict "not taken") works poorly in loops or complex control flows. Dynamic predictors **adapt to actual run-time behavior**, improving accuracy and CPU performance.

# 1-Bit Predictor – Temporal Correlation, Basic

- **Concept**: Remembers the last outcome of a branch: taken or not taken.
- Implemented using a 1-bit finite state machine (FSM).

#### FSM:

- Start in "predict not taken" state.
- If branch is taken → switch to "predict taken".
- If branch is not taken → switch back.

#### Weakness:

Fails on patterns like loop-exits: e.g., taken, taken, taken, not taken — flip-flops with a 50% misprediction rate.

### 2-Bit Saturating Predictor – Temporal + Hysteresis

- Instead of instantly switching prediction on a single misprediction, the predictor gradually shifts using 4 states:
  - Strongly Not Taken
  - o Weakly Not Taken
  - Weakly Taken

o Strongly Taken

#### **FSM Behavior:**

- Needs two mispredictions to change direction.
- Introduces **hysteresis** (resistance to change) → reduces flipping due to one-off behavior.

### Benefit:

- Handles loop-exit patterns better.
- Improves accuracy for loops and stable branches.

### Pattern History Table (PHT) + Branch History Register (BHR) – Two-Level Predictors

### Branch History Register (BHR)

A shift register that records the outcomes of the last N branches (e.g., taken = 1, not taken = 0).

### Pattern History Table (PHT)

- Uses the **bit pattern from BHR** as an index.
- Each entry stores a **2-bit FSM** to predict taken/not taken.

#### Benefit:

- Recognizes **repeated sequences** (like loop behavior: taken, taken, taken, not taken).
- Predicts complex, temporally correlated patterns.

### Global vs. Local History

- Global History: Uses outcomes from any branch to predict the current one.
- **Local History**: Tracks the specific behavior of *each individual* branch (e.g., using the PC as index).

### **▼** Tournament Predictors – Combining Predictors

- Combine global and local predictors.
- Add a meta-predictor (choice predictor) that decides which predictor to trust based on past accuracy.

#### **Example:**

• If local predictor is more accurate for a branch, tournament predictor learns to prefer it.

# Benefit:

- High accuracy (~98–99%)
- Adapts to diverse program behavior

# Bonus: Perceptron Predictor (ML-Inspired)

- Uses a lightweight neural network (like a perceptron) to make predictions.
- Weights + dot product of past outcomes  $\rightarrow$  predicts outcome.
- More accurate on linearly separable patterns.

Proposed, not widely implemented in real hardware yet.

# When to Update?

- Updates to the predictor are usually delayed until the branch commits at the end of the pipeline.
  - Ensures correctness (avoids training on speculative, mispredicted paths).
  - $\bowtie$  Slower adaptation  $\rightarrow$  may use **stale data** briefly.

# Summary of Predictors

| Predictor Type       | Accuracy              | Hardware Cos | t Best For                     |
|----------------------|-----------------------|--------------|--------------------------------|
| 1-bit predictor      | Low (~50-60%)         | Very low     | Simple loops                   |
| 2-bit predictor      | Medium (~70–80%)      | Low          | Loops with consistent behavior |
| 2-level predictor    | High (~90–95%)        | Medium       | Loops, patterns                |
| Tournament predicto  | r Very High (~98–99%) | ) High       | Mixed patterns                 |
| Perceptron predictor | Experimental          | High         | Long correlated patterns       |

# Final Motivation

With deep pipelines (e.g., 20+ stages) and wide issue widths (e.g., 4+ instructions per cycle), each misprediction can waste tens of cycles. A high-accuracy branch predictor is essential for performance in modern CPUs.

Let me know if you'd like:

- Diagrams of FSMs
- Example code for branch behavior
- Quiz-style questions to test understanding

Here's a summarized breakdown of the cache lecture you're reviewing from ELE 475:

### Main Topic: Caches and Performance

This lecture focuses on why caches matter for performance, the three types of cache misses, and a series of optimization techniques for cache design and utilization.

### Quick Review from Lecture 3

# **✓** Three Cs of Cache Misses:

#### 1. Compulsory Misses:

First-time access — can't avoid unless prefetching is used.

#### 2. Capacity Misses:

Data doesn't fit in the cache (e.g., trying to add two 16KB arrays in an 8KB cache).

#### 3. Conflict Misses:

Enough total space, but multiple addresses map to the same cache set.

### Cache Design Trade-offs

#### Hit Time:

- Smaller caches → faster hit time.
- Seen in Pentium 4: small cache supports high frequency clock cycle.

#### ♦ Block Size:

- Bigger block sizes → better spatial locality, fewer tags.
- Downside: may waste bandwidth if unused data is brought in.
- There's an **optimal block size** that minimizes miss rate.

#### **Cache Size:**

- Bigger cache = fewer misses.
- Rule of thumb: doubling cache size reduces miss rate by V2.

### Associativity:

- Higher associativity → fewer conflict misses.
- Rule of thumb:
  - A direct-mapped cache of size n ≈
  - a 2-way set-associative cache of size n/2 in miss rate.

### Advanced Cache Features

#### 1. Pipelining the Cache:

You must **check tags** before writing to avoid writing incorrect data.

#### 2. Write Buffer:

- o Temporarily holds data being evicted from cache.
- Allows cache to continue working without blocking on memory writes.

#### 3. Multi-Level Caches:

- L1 (fastest), L2, L3, etc.
- Reduces miss penalty by using an intermediate faster cache before going to memory.

#### 4. Victim Cache:

- o Small fully-associative cache alongside a direct-mapped cache.
- o Catches recently evicted (victim) lines to improve performance.

#### 5. Prefetching:

- o **Hardware prefetching**: system detects access patterns.
- Software prefetching: compiler inserts prefetch instructions.

#### 6. Cache Bandwidth Improvements:

- o Goal: support multiple memory operations per cycle.
- Banking: divide cache into independent banks to increase throughput.
- o Avoids complex, large multi-port designs.

#### 7. Compiler Optimizations:

- Code restructuring to increase temporal and spatial locality.
- o Techniques like loop blocking and array alignment help improve cache hit rates.

#### Mext Lecture Preview

- Focus: Non-blocking caches
  - Allow continued execution even when a cache miss occurs.
- Helps in-order or out-of-order processors avoid stalling.
- Particularly important in long pipelines or out-of-order execution.

# **?** Takeaways

• Caches are critical for performance.

- There are multiple layers of techniques: hardware design, memory system architecture, compiler-level optimizations.
- Understanding how data flows and how to minimize latency and maximize throughput is the key to effective cache use.

Let me know if you want a diagram of cache hierarchies or visual summaries of any concept!

Here's a clear summary and explanation of the second cache optimization technique discussed in your ELE 475 lecture:



#### Optimization Technique #2: Write Buffers



### **\*** The Problem

When a read miss occurs in an L1 cache and the block it wants to evict is dirty (i.e. has been written to), you can't just overwrite it. You first need to write that dirty block back to L2 or main memory.

#### But this creates two main issues:

- 1. Stalling: The CPU must wait while the dirty data is written back before the read can complete.
- 2. Bandwidth limitations: The L2 or memory may have limited ports, so you can't always immediately send the write back.

### The Solution: Add a Write Buffer

A write buffer sits between the L1 and the next level (L2 or memory). It temporarily stores evicted cache blocks (victims) or stores that need to be written.

# K How it works for a write-back cache:

- When a read miss occurs and a dirty line must be evicted:
  - Instead of waiting to write it to L2/memory, the dirty data is placed in the write buffer.
  - The read can proceed immediately, and the dirty data is written in the background.
  - This reduces miss penalty without affecting hit time.

#### What if the write buffer is full?

- If a **second victim** is generated and the write buffer is full:
  - o The CPU will **stall** until the write buffer has space.
  - This is considered acceptable, since it's rare to generate multiple victims quickly.

# Extra Feature: Coalescing Write Buffers (for write-through caches)

In write-through caches:

• Every store writes **immediately to L2/memory**, which may **overload** the bandwidth.

#### **Solution:**

- Use a coalescing write buffer:
  - o Groups multiple stores to the same cache line.
  - Merges writes to sequential addresses (common in array operations).
  - Reduces the number of actual write operations going to L2/memory.

# **What Performance Metric Does This Improve?**

| Metric          | Effect             | Explanation                                                                 |
|-----------------|--------------------|-----------------------------------------------------------------------------|
| Miss Rate       | 💢 No Change        | Cache size/associativity are unchanged.                                     |
| Miss<br>Penalty | <b>✓</b> Decreases | CPU no longer waits for dirty block writes — they happen in the background. |
| Hit Time        | X No Change        | Hit behavior is unaffected by the write buffer.                             |
| Bandwidth       | ✓ Can increase     | Especially in write-through caches with coalescing write buffers.           |

### **III** Visual Summary

L1 Cache Miss + Dirty Line

 $\downarrow$ 

Evict Dirty Block → Write Buffer (instead of waiting)

New Data Loaded Victim written to L2/memory (in background)

# **Key Takeaways**

- Write buffers help prevent CPU stalling on cache evictions.
- They're crucial for optimizing **miss penalty**, not hit time or miss rate.
- Coalescing write buffers optimize write-through cache bandwidth by merging sequential writes.

Would you like a diagram or visual flowchart to help you better understand how the write buffer integrates with the memory hierarchy?

Here's a clear summary and explanation of the third cache optimization technique discussed in your ELE 475 lecture:



#### Optimization Technique #3: Victim Cache



#### The Problem

Modern CPUs often use set-associative caches to balance speed and flexibility. But they can still suffer from **conflict misses** — especially when:

- Multiple data items map to the same cache set.
- There are more active memory blocks than associativity allows in a set.

# **Example conflict scenario:**

You're iterating over three large arrays (a[i], b[i], and c[i]) that all map to the same cache set, but your cache is only 2-way associative:

- Only two can be stored at once.
- One gets evicted every loop iteration (even if you'll need it again soon!).

This **thrashes** the cache and ruins locality.



### The Solution: Add a Victim Cache

A victim cache is a small, fully associative cache that stores recently evicted blocks from the L1 cache.

Instead of throwing out evicted blocks, the L1 cache puts them in the victim cache.

- If there's a **future miss** in the L1 cache, the **victim cache is checked**:
  - If it hits, the data is brought back to L1 (a victim hit).
  - This avoids a slower L2 or memory access.

# How It Works (Step-by-step)

- 1. L1 cache has a miss, but the line to be replaced (victim) is not discarded.
- 2. That victim block is moved to the **victim cache**.
- 3. If a future access misses in L1 but hits in the victim cache, that data can be swapped back
- 4. If there's no match in the victim cache, then go to **L2 or main memory**.

### Write Policy for Victim Cache

- Typically, write-through (no dirty data is kept).
- Benefit: simplifies eviction no need to write back to memory when a block leaves the victim cache.
- Alternatively: write-back is also possible, but more complex.

### Why It Works

- Victim cache **reduces conflict misses** by providing a small **extra associativity layer** for heavily used indices.
- It improves performance even with as few as one cache line.
- Acts like a "safety net" for frequently used but frequently evicted data.

### **Effect on Cache Performance**

| Metric          | Effect                                | Explanation                                                               |
|-----------------|---------------------------------------|---------------------------------------------------------------------------|
| Miss Rate       | <b>✓</b> Decreases                    | Reduces conflict misses by storing evicted lines temporarily.             |
| Miss<br>Penalty | <b>✓</b> Decreases                    | L1 miss may hit in the victim cache, which is much faster than L2.        |
| Hit Time        | Usually Unchanged (or slightly worse) | You can check the victim cache in <b>parallel</b> to avoid added latency. |
| Bandwidth       | Possibly Slightly Higher              | Slightly more traffic during swaps, but manageable due to small size.     |

# **Example Scenario:**

int a[1000000], b[1000000], c[1000000];

```
for (int i = 0; i < 1000000; i++) {
c[i] = a[i] + b[i];
}
```

- All three arrays likely conflict at the same cache index.
- Victim cache holds one of the evicted lines.

• On the next loop iteration, L1 might miss, but victim cache hits → better performance!

# **Key Takeaways**

- Victim caches are **small**, **fully-associative**, and located **next to the L1 cache**.
- They are particularly effective at **reducing conflict misses**.
- They provide "extra associativity" without redesigning the main cache.
- Victim caches are especially helpful in tight loops with high reuse but poor mapping.

Would you like a simple visual diagram showing how data flows between L1, victim cache, and L2 during a miss and a hit?

Here's a comprehensive and structured **summary** of this lecture from **ELE475** on **Advanced Cache Techniques**, focusing on **Out-of-Order Memory Systems** and **Cache Bandwidth Optimization via Banking**:

ELE475 – Lecture Summary: Out-of-Order Memory Systems & Cache Banking

- Recap of Previously Covered Cache Optimization Techniques:
  - 1. Pipelined caches
  - 2. Write buffers
  - 3. Multilevel caches (L1, L2, L3...)
  - 4. Victim caches (small, fully-associative caches for evicted blocks)
  - 5. Hardware/software prefetching
- New Topics in This Lecture:
- 1. Out-of-Order Memory Systems
  - Refers to memory accesses executing out of program order to increase memory-level parallelism.
  - Can be used with both **in-order** and **out-of-order** processor pipelines.
  - Goal: Overlap memory operations with computation to hide memory latency.
- 2. Multi-Ported Cache vs. Banked Cache
- **X** Multi-Ported Cache:

- True multi-porting allows multiple reads/writes simultaneously.
- But it is **expensive**:
  - o Requires duplicating decoders, logic, and possibly even storage.
  - o Adds area, power, and delay (hit time).
  - o Increases **cache complexity**, especially in high-associativity caches.

# **✓** Banked Cache (Alternative):

- Divides cache into multiple smaller banks (e.g., 2 banks = each half of the cache).
- Each bank is single-ported, but can be accessed in parallel if accesses go to different banks.

### Benefit:

• Increases memory-level parallelism and bandwidth without fully duplicating the cache.

#### 3. Address Mapping to Banks

How do we choose which address goes to which bank?

### **X** Techniques:

- Low-order interleaving (use low bits): Good for linear array accesses, spreads accesses well.
- **High-order interleaving**: Bad for array accesses all addresses may go to the same bank.
- Middle-order bits or hash functions: Try to balance performance and simplicity.

▲ Trade-off: More complex bank mapping = more delay (it's on the critical memory path!)

### 4. **A** Challenges of Banked Caches

Challenge Explanation

**Bank conflicts** Two accesses want to use the same bank at the same time  $\rightarrow$  stall or delay

Extra wiring & muxing Added hardware for routing addresses to banks

Shrunken bank sizes May lead to inefficient aspect ratios, more overhead per bank

**Uneven utilization** Poor mapping = all hot data lands in one bank, negating bandwidth benefits

#### 5. Statistical Considerations

- More banks = lower chance of conflict (like the birthday problem).
- E.g., if you have 32 banks and 2 requests, the chance of a conflict is low ( $\sim$ 1/32).

# 6. Real-World Example

- Sun Niagara processor: 8 cores with 8 cache banks.
- Intel Itanium 2: 32MB cache with 32 or 64 banks to enable high parallel access.

# 7. **K** Cache Banking Effects on Metrics

| Metric       | Effect                | Explanation                           |
|--------------|-----------------------|---------------------------------------|
| Bandwidth    | <b>✓</b> Increased    | Parallelism from multiple banks       |
| Hit Time     | May increase slightly | Due to routing/muxing or logic delays |
| Miss Rate    | <b>X</b> Unchanged    | Cache size & associativity unchanged  |
| Miss Penalty | X Unchanged           | Still dependent on lower-level memory |
| Area/Power   | ⚠ Increases           | More muxes, decoders, wiring          |
|              |                       |                                       |

# **6** Final Notes

- Banked caches provide a cost-effective way to increase parallel memory bandwidth.
- Key design choices:
  - o How many banks?
  - o How to assign addresses to banks (low/mid/high-order bits)?
  - o How to handle conflicts and uneven access patterns?
- It's a trade-off between performance, complexity, and area.

Would you like diagrams to explain banked cache access or examples of real cache bank addressing?

Yes — and this is exactly where page-based virtual memory systems come into play.

Let's walk through a structured summary of everything in your lecture **about base and bound address translation**, its motivation, how it works, and its **limitations**, followed by the **solution**: **paging**.

Opnamic Address Translation (Base and Bound) — Lecture Summary

# Why Do We Need Dynamic Address Translation?

• Motivation:

- o **Multiprogramming**: Run multiple programs at once.
- Relocation: Programs may be statically linked to the same virtual address (e.g., 0x0000).
- o Avoid having to **relink** programs to different physical memory locations.

# Base and Bound Translation

### **✓** What It Does:

- Base Register:
  - Acts as an **offset**. Every virtual address is added to the base to get the physical address.
- Bound Register:
  - Acts as a limit. Ensures the program cannot access memory outside its allocated region.

# Virtual to Physical Address Flow:

- 1. Program issues virtual address VA
- 2. Hardware:
  - o **Check**: VA < Bound → If not, generate a trap.
  - o **Translate**: Physical Address = Base + VA

# Protection Support:

- Ensures programs can't access each other's memory.
- **OS sets** the base and bound registers during context switch.
- User programs can't modify these registers (would break protection).

### Benefits of Base and Bound:

- Programs are relocatable
- Memory is protected
- Conceptually simple to implement (only needs:
  - o An adder (base + VA)
  - A comparator (VA < Bound)

### Shared Code Support

- Multiple programs (e.g., 100 copies of ls) can:
  - o Share the same code segment
  - o Use different base registers for data
- This saves **physical memory** and improves **cache performance**.

Problem: Memory Fragmentation

# Fragmentation Explained:

- As programs start and stop, free space becomes non-contiguous.
- You get **holes** in memory.
- Eventually, large programs can't be allocated, even if total free space is enough.

# Compaction?

- To defragment memory:
  - o OS must move programs
  - This requires copying memory (slow)
  - May also invalidate pointers

### **X** Limitations of Base and Bound:

| Limitation                                                            | Description                                                        |
|-----------------------------------------------------------------------|--------------------------------------------------------------------|
| X External fragmentation                                              | Memory gaps between processes                                      |
| X Expensive relocation                                                | Moving programs requires copying                                   |
| <b>X</b> Coarse sharing                                               | Difficult to share fine-grained resources                          |
| X Single segment per process Can't separate code, heap, stack cleanly |                                                                    |
| X Limited scaling                                                     | Poor fit for modern OS needs (multiuser, multitasking, large apps) |

# **✓** Paging: The Solution to Fragmentation

To avoid fragmentation **entirely**, we move to:



Instead of allocating memory as contiguous blocks, we break both virtual and physical memory into fixed-size units:

- Pages (typically 4 KB)
- Page Table maps virtual page numbers to physical frame numbers

#### **Benefits:**

Advantage Explanation

✓ Eliminates fragmentation Any free frame can satisfy a page

Flexible sharing Share individual pages (e.g., code) between processes

✓ Easy protection Mark pages as read/write/execute

Simplifies memory reuse Freed pages go into a global pool

Supports swapping OS can evict individual pages to disk (virtual memory)

### How Does It Relate to Base and Bound?

| Concept | Base & Bound | Paging |
|---------|--------------|--------|
|---------|--------------|--------|

Address translation Phys = Base + VA VPN → PFN via Page Table

Protection One segment range Per-page permissions

Sharing Crude (whole segment) Fine-grained (per page)

Fragmentation External fragmentation None (pages can be scattered)

Scalability Low High

# Final Takeaway:

#### Base and Bound is a simple and effective early solution for:

- Protection
- Relocation
- Multiprogramming

#### But due to:

- Fragmentation
- Limited flexibility

...it has been **replaced by paging systems** in all modern operating systems.

Let me know if you'd like a diagram showing base+bound address translation or how paging solves fragmentation visually!

Great! That was a comprehensive dive into the **Translation Lookaside Buffer (TLB)** and how virtual memory works with **hardware-level address translation and protection**. Here's a **structured summary** of the key concepts and hardware mechanisms covered in your lecture:

# ✓ Virtual Memory & Page Tables: Recap

- Virtual Address (VA):
  - o Split into: Virtual Page Number (VPN) and Page Offset
- Translation:
  - VPN is used to look up a corresponding Physical Page Number (PPN) in the Page Table
  - Physical Address = PPN | Offset

# Protection in Paging

To ensure **memory safety and access control**, modern hardware supports:

- Read / Write / Execute (RWX) bits
- User / Kernel mode access control
  - o Pages may be marked as accessible only to kernel
- These bits are stored in the Page Table Entry (PTE) and often cached in the TLB

# The Problem: Page Table Access is Too Slow

- Every memory access now requires a page table lookup
- If that lookup requires reading from memory (multi-level tables), it's very costly
- This adds significant latency to every load/store instruction

# ▼ The Solution: Translation Lookaside Buffer (TLB)

#### What is the TLB?

- A small, fast cache of recently used page table entries
- Maps VPN → PPN
- Allows address translation to happen in 1 cycle on a TLB hit

# TLB Entry Format

### Each entry contains:

| Field           | Purpose                           |
|-----------------|-----------------------------------|
| ✓ Valid bit     | Entry is usable                   |
| Read/Write bits | Enforce page-level access control |
| Dirty bit       | Indicates page was written to     |
| Tag             | Virtual Page Number (VPN)         |

Physical Page Number (PPN) Output of the translation

# TLB Characteristics

- Typically fully associative
  - o Any entry can store any VPN → PPN mapping
  - Requires associative search (compare tags in parallel)
- Size: Usually 16 to 128 entries
- No spatial locality: Unlike cache blocks, page accesses aren't necessarily adjacent

### **TLB Miss Handling**

- On a miss:
  - o The hardware or OS walks the multi-level page table
  - Fetches the missing PTE
  - Updates the TLB
- This is slow, so we try to avoid frequent misses

# Replacement Policies

- True LRU is expensive to implement
- Alternatives:
  - o Random (simple, often effective)
  - o Clock Algorithm (a pseudo-random round-robin approach)
  - FIFO (occasionally used)

• Unlike caches, prefetching doesn't help much due to weak spatial locality

### **TLB Reach**

- Defined as:
   # Entries × Page Size = Total Memory That Can Be Mapped Without a TLB Miss
- Example:64-entry TLB × 4KB page size = 256 KB reach
- Larger page sizes or more entries → greater reach, fewer misses

#### Supporting Multiple Processes

#### Challenge:

• TLB entries belong to different processes → risk of **incorrect matches** 

#### **Solution:**

- Address Space Identifier (ASID):
  - o Tag each TLB entry with a process-specific ASID
  - o On context switch, set a new ASID in a register
  - o Avoids flushing TLB on every switch

#### **Bonus:**

- Global Bit:
  - o Marks entries (e.g., OS pages) as shared
  - Ignore ASID during lookup for global pages

### Variable Page Sizes

- Modern TLBs support multiple page sizes:
  - $\circ$  Small pages (e.g., 4 KB)  $\rightarrow$  fine-grained control
  - Large pages (e.g., 1 MB) → higher TLB reach, lower overhead
- The page size info is part of the PTE
- Hardware uses this to determine how many bits of the address are page offset vs VPN

# Summary Table

| Feature             | Purpose                                                                 |
|---------------------|-------------------------------------------------------------------------|
| TLB                 | Caches page table entries for fast translation                          |
| Valid/R/W bits      | Enforce page-level access control                                       |
| Dirty bit           | Track modified pages for write-back                                     |
| ASID                | Support multiple processes without flushing TLB                         |
| Global bit          | Share entries (e.g., OS code) between processes                         |
| Variable page sizes | Flexibility in memory management, higher TLB reach, lower fragmentation |

Takeaways

TLB Reach

• TLBs are **critical for performance** in virtual memory systems

Replacement policy Choose which entry to evict on miss (e.g., random, clock)

- Hardware optimizations like ASIDs and multiple page sizes make them efficient
- Despite being small, TLB design can significantly affect system throughput and latency

Total virtual memory directly accessible without TLB miss

Let me know if you'd like a diagram showing TLB lookup, a breakdown of multi-level page table walk, or how a TLB miss is handled step by step.

Thanks for the detailed paste — this is an **excellent explanation of virtually indexed caches**, the **problems they introduce**, and **how systems work around them**. Let's break this all down clearly and concisely, section by section.

Core Idea: Where to Put the TLB?

#### Two main options:

- 1. TLB Before the Cache (Physically Indexed Caches)
  - Translate virtual address → physical address first
  - Then access the cache using physical address
  - o Simple
  - Adds TLB latency to every cache access
- 2. TLB in Parallel with the Cache (Virtually Indexed Caches)
  - o Use the virtual address to index into the cache immediately

- o Do TLB translation in parallel
- Fast (no delay on TLB hit)
- Introduces new problems (explained below)

# Cache Indexing & Tagging Modes

### Problem 1: Aliasing (Synonyms)

#### Situation:

- Two virtual addresses (VA1, VA2) from same or different processes map to same physical address
- If cache uses virtual index + virtual tag (VIVT), data may end up in two places in cache

#### **Consequences:**

- Writes to VA1 not visible at VA2
- Results in inconsistency, stale reads, hard-to-debug bugs

#### **Solution:**

- Use VIPT: only index by virtual address, but tag match on physical address
- Ensures only **one true copy** of data per physical page in cache

# Problem 2: Context Switching

### Situation:

- Process A and Process B both use virtual address 0x5000
- If tags are virtual (VIVT), Process A may see B's data

#### **Solutions:**

1. Flush cache on every context switch

- Simple
- Slow, especially with high context switch frequency

#### 2. Address Space Identifiers (ASIDs)

- Cache tags are: (ASID, VA)
- Avoids incorrect matches
- Preferred solution in most modern systems

### Problem 3: Cache Size > Page Size

- For VIPT caches, index bits come from page offset
- If the cache index includes bits outside the page offset, then:
  - o The same physical address can be mapped at **two different cache sets**
  - Aliasing can occur again!

#### **Example:**

- Page size = 4KB → 12 offset bits
- Cache size = 8KB direct-mapped → needs 13 index bits
- Now 1 index bit comes from virtual page number
- OS must ensure that no two VAs for the same PA differ in that bit (difficult!)

#### Solution:

- Make cache **N-way associative**, so index fits within page offset
  - E.g., 8KB, 2-way set associative → needs only 12 bits of index
  - Safe with 4KB page size
  - Used widely in modern L1 caches

# Problem 4: Page Remapping / Swapping

#### Scenario:

- OS moves a page from one physical location to another (e.g., during paging or compaction)
- Cache may have stale data pointing to old physical location

#### **Result:**

- If physically tagged, it's fine TLB updated, cache gets a miss → reload
- If virtually tagged, may get a false hit on invalid data

#### Solution:

- OS must **flush/invalidate cache entries** that map to the moved virtual address
- Common instructions:
  - o invlpg on x86: invalidate one page from cache/TLB
  - o cacheflush on MIPS: flush by line/index

# **Cache Design Summary**

| Mode Pros                               | Cons                             | Common Use                 |
|-----------------------------------------|----------------------------------|----------------------------|
| PIPT Simple, consistent                 | TLB latency in critical path     | L2, L3                     |
| <b>VIVT</b> Fast                        | Aliasing, ASID, stale data issue | es Rare today              |
| <b>VIPT</b> Fast, safe (with constraint | s) Needs associativity tricks    | ✓ L1 caches in modern CPUs |

# Inverted Page Table (IPT)

- Traditional page tables: VA → PA
- Inverted: PA → VA
- Stores one entry per physical frame, not per virtual page
- Space-efficient
- X Slower lookup (need hashing and chaining)
- Used in some older systems (e.g., IBM PowerPC), rare now

# **E** Key Takeaways

- VIPT caches balance performance and correctness
- OS and hardware cooperate to avoid aliasing
- Cache and TLB coherence becomes especially critical with:
  - Page swaps
  - Context switches
  - Shared memory
- ASIDs, associativity, and cache flushing are practical tools used to manage complexity

Would you like:

- A diagram comparing the cache placement strategies?
- Practice problems on TLB/cache interactions?
- A summary handout/PDF?

Let me know how you'd like to proceed!

You're now diving into **vector processing** and **how vector pipelines are architected** — this is where we begin to **exploit data-level parallelism** effectively. Let me break this lecture content down into clear, organized sections for better understanding.

#### **Wester Processor Overview**

A vector processor operates on vectors (arrays) of data instead of scalar values.

#### Key Distinction:

- Scalar Processor: Executes one operation at a time on one data element.
- **Vector Processor**: Executes a single instruction that performs the operation on **multiple data elements**.

### Basic Pipeline Structure (In-Order Processor)

- The vector processor you're studying is based on a **simple in-order scalar pipeline**, extended with:
  - Rename stage: to support register renaming (needed when overlapping instructions).
  - Separate register files:
    - Scalar Register File (old one)
    - Vector Register File (new, holds wide vector data)
  - Vector Length Register (VLR):
    - Defines how many elements a vector instruction should operate on (e.g., 64 elements).

### Sequential Vector Execution (No Parallelism Yet)

- Say your vector length = 64.
- Instruction like VEC\_MUL A, B, C (C[i] = A[i] \* B[i]) becomes 64 sequential operations.

#### **Execution flow:**

- 1. Vector Load → loads 64 elements, one by one
- 2. Vector Multiply → processes each pair, one by one

3. Vector Store → stores result, **one by one** 

No parallelism yet. Just avoiding scalar loop overhead.

- Chime: Vector Timing Unit
  - **Definition**: A **chime** is the time it takes to fully execute a vector instruction.
  - In this basic model:
    - o 1 chime = number of cycles to send all elements through the pipeline.
    - So, for vector length 4:
      - Load: 4 chimes
      - Multiply: 4 chimes
      - Store: 4 chimes
- ✓ This helps measure throughput of the vector processor.
- Limitations of Sequential Vector Execution

#### **Problems:**

- No pipelining between stages
- No instruction overlap
- All ops wait for previous instruction to finish writing back

#### Benefit so far:

- Reduced instruction bandwidth (1 instruction = N ops)
- Not yet utilizing hardware's parallel potential
- graphic Enhancing Performance via Vector Parallelism

#### **Step 1: Functional Unit Duplication**

- Introduce multiple functional units:
  - Multiple ALUs (adders)
  - o Multiple multipliers
  - o Multiple load/store units

#### Step 2: Use Lanes

- A lane is a slice of the hardware that can handle one element of a vector
- Multiple lanes let you process multiple elements in parallel

### **Example:**

- Vector length = 32
- You have 4 lanes → can process 4 elements per cycle
- Chime = 8 cycles (32 / 4)

# **Vector Pipeline Types (Conceptual)**

| Pipeline<br>Type | Description                     | Chime                             | Notes                                      |
|------------------|---------------------------------|-----------------------------------|--------------------------------------------|
| Sequential       | One functional unit, no overlap | Vector length                     | High latency                               |
| Pipelined        | One FU, pipelined stages        | Pipeline depth + Vector<br>length | Still sequential but uses pipe efficiently |
| Vector<br>Lanes  | Multiple FUs (lanes)            | Vector length / #lanes            | ✓ Real parallelism                         |
| Fully Paralle    | l One FU per element            | 1                                 | Rare, expensive                            |

# Scoreboarding and Register Hazards

In your current model:

- No bypassing
- No partial register readiness
- Whole vector must be ready before proceeding to next stage

This is **conservative** but simplifies control.

# Summary of Key Terms

| Term                            | Meaning                                                              |
|---------------------------------|----------------------------------------------------------------------|
| Vector Register File            | Stores wide vector values (many elements)                            |
| Vector Length Register<br>(VLR) | Tells hardware how many elements to operate on                       |
| Chime                           | Time to complete one full vector instruction                         |
| Lane                            | Independent functional unit capable of processing one vector element |

Term Meaning

**Functional Unit (FU)** Hardware for a specific op (e.g., adder, multiplier)

### What's Next?

- Using lanes and scoreboarding improvements to overlap operations
- Decoupling stages (e.g., load A, while multiply B)
- Chaining: allow vector ops to begin before previous one finishes (like pipelined parallelism)

Would you like me to:

- Draw a diagram of this vector pipeline with lanes?
- Compare chime time across configurations?
- Give a quiz on vector execution models?

Let me know!

You're now covering **how vectorization is handled by compilers and hardware**, especially in the context of modern vector processors. Let's break this into key takeaways, organized by concept.

# 1. Compilers and Automatic Vectorization

# What is vectorization?

Transforming scalar operations (loops) into vector operations (SIMD: Single Instruction, Multiple Data).

# Compiler Role:

- Detect loops that can be converted into vector operations.
- Handle loop-carried dependencies, aliasing, and memory alignment.

# **Example:**

```
for (int i = 0; i < N; i++) {

C[i] = A[i] * B[i];
}
```

Can be vectorized if:

- A, B, and C are aligned
- No dependencies between loop iterations

# ⚠ Challenge:

- C allows pointers and aliasing (hard to analyze)
- Fortran is better suited (no aliasing, predictable memory)

#### **2.** Conditional Execution with Masking / Predicates

#### **Problem:**

What if you don't want to operate on every element in the vector?

#### **Solution:**

**Masking (Predication)** — each element has a **mask bit (0 or 1)** that controls whether the operation applies.

#### **Example:**

```
for (int i = 0; i < N; i++) {

if (A[i] > 0)

B[i] = A[i] * 2;
}
```

#### **Hardware Behavior:**

- All elements go through the pipeline
- Writes are disabled for elements where the mask is 0
- Simple to implement: avoids complex control logic

### 3. Reductions (e.g., sum of all vector elements)

#### **Problem:**

You want to reduce a vector to a scalar (e.g., sum, max, min)

### **Hardware Limitation:**

Standard vector instructions operate **element-wise**, not across elements.

#### **Software Trick: Reduction Tree**

- Step-by-step pairwise operations:
  - o Cut vector in half
  - Add corresponding pairs → result is half-size
  - Repeat until 1 value remains

#### **Benefits:**

Efficient

- Can be parallelized across lanes
- Common for sum, max, dot product, etc.



### 4. Gather and Scatter

### Gather:

- Reads from non-contiguous memory locations into a vector
- Uses index vector to specify addresses

// Pseudo-vector: B[i] = A[index[i]]

• Instruction: LVI (Load Vector Indexed)

### Scatter:

- Stores to non-contiguous memory locations
- Index vector tells where to store each element

// Pseudo-vector: A[index[i]] = B[i]

# **Challenges:**

- Harder to implement efficiently
- Memory access is unpredictable (cache-unfriendly)
- Needs support for non-coalesced memory accesses

# **Summary of Concepts**

| Concept                    | What it Solves                              | Notes                           |
|----------------------------|---------------------------------------------|---------------------------------|
| Automatic<br>Vectorization | Turns scalar loops into SIMD ops            | Works better in Fortran than C  |
| Masking / Predication      | Enables conditional ops in vector loop      | Uses mask registers per element |
| Reduction                  | Aggregates elements into one value          | Implemented as software tree    |
| Gather                     | Loads from scattered addresses into vector  | Uses an index vector            |
| Scatter                    | Stores from vector into scattered addresses | Also uses an index vector       |
|                            |                                             |                                 |



#### You'll likely cover:

- How **GPUs** handle vectors (SIMT model)
- Deeper optimizations like:
  - Chaining
  - o Vector register renaming
  - Handling memory latency

#### Would you like a diagram showing:

- How masking works in hardware?
- What a reduction tree looks like?
   Or a sample code + vector assembly walkthrough?

Let me know how you'd like to visualize or practice this further.

You're now transitioning from **traditional vector processors** to a very **practical and modern approach** found in everyday processors: **SIMD multimedia extensions** (like MMX, SSE, and AVX). These provide **short vector** capabilities that live inside scalar ISAs like x86.

Here's a clean summary of what this section covers:

# What Are SIMD Multimedia Extensions?

#### SIMD = Single Instruction, Multiple Data

- One instruction performs the same operation on multiple data elements at once.
- It's a **short vector** approach: a fixed number of elements (e.g., 2, 4, 8) packed into a wide register.

#### > Evolution of SIMD Extensions in x86

**Extension Width Notes** 

MMX 64 bits Original multimedia extension

**SSE/SSE2** 128 bits Support for floating-point, double precision

**AVX** 256 bits Wider registers, new instruction set

AVX-512 512+ bits Extends to 1024 bits in some implementations

#### How It Works in Hardware

• If you have a 64-bit ALU, you partition it to do smaller, parallel operations:

- $\circ$  e.g., two 32-bit adds, four 16-bit adds, eight 8-bit adds.
- This requires:
  - o **Cutting carry chains** in adders (or using muxes to control them)
  - o Careful design of multipliers for parallel narrow-data ops

# Advantages of SIMD Multimedia Extensions

| Benefit                     | Description                                                               |
|-----------------------------|---------------------------------------------------------------------------|
| Leverages existing hardware | Uses wide datapaths (e.g. 64/128/256-bit) already present                 |
| Parallel computation        | Improves performance on small, regular workloads like image, audio, video |
| Instruction reuse           | Often reuses standard scalar load/store and logic instructions            |
| Power-efficient             | One instruction fetch, many operations                                    |

# ▲ Limitations Compared to Traditional Vector Processors

| Limitation                                       | Explanation                                                      |
|--------------------------------------------------|------------------------------------------------------------------|
| X Fixed vector length                            | You can't scale vector length dynamically (e.g. VL=64 vs. AVX-8) |
| No strided/gather/scatter support (historically) | Only recent extensions support this                              |
| X Harder compiler auto-vectorization             | Short vectors need more code transformations                     |
| <b>X</b> Higher instruction overhead             | More instructions = more fetch/decode power used                 |

# SIMD vs Traditional Vector Architecture

| Feature       | SIMD Extensions (e.g. SSE/AVX) | Vector Machines (e.g. Cray-style) |
|---------------|--------------------------------|-----------------------------------|
| Vector length | Fixed (e.g. 4-16 elements)     | Configurable (VL register)        |
| Operations    | Packed (lock-step per element) | Fully pipelined across VL         |
| Memory Access | Scalar loads/stores            | Vector loads/stores, strided      |
| Flexibility   | Less                           | More                              |

Feature SIMD Extensions (e.g. SSE/AVX) Vector Machines (e.g. Cray-style)

Efficiency OK for small data High for large repetitive workloads

### Final Notes from the Lecture

- Modern SIMD extensions (like AVX-512) are blurring the line between traditional SIMD and vector processors:
  - Richer instruction sets
  - Some gather/scatter support
  - Wider registers (up to 1024 bits)
- However, dynamic vector lengths, loop-level control, and efficient reductions are still more natural in classic vector machines or GPUs.

#### Would you like:

- A visual diagram comparing SIMD (AVX) and classic Vector Pipelines?
- Example code that compiles into AVX SIMD?
- Summary PDF of SIMD vs Vector with ISA details?

Let me know how you'd like to deepen this next.

This portion of your lecture dives deeply into **multithreading in processor design**, focusing especially on **coarse-grained multithreading** and the historical development of **threaded architectures**. Below is a detailed breakdown of the key ideas and examples discussed:

# Core Concept: Multithreading

Goal: Improve CPU utilization by hiding latency (especially memory latency) using multiple threads.

When one thread stalls (e.g., waiting for memory), the processor switches to another ready thread. If managed efficiently, this avoids idle CPU cycles.

# Types of Multithreading

#### 1. Coarse-Grained Multithreading

- Switches threads at stall points (e.g., cache misses).
- One instruction per cycle from a single thread.
- Example: Niagara processors (Oracle/Sun).

#### 2. Fine-Grained (Interleaved) Multithreading

- Switches between threads every cycle regardless of stalls.
- Thread 1 → Thread 2 → Thread 3 → Thread 4 → Repeat.
- Removes need for **bypassing** and **hazard detection** (simpler pipeline).
- If no work is available for a thread, the cycle is **wasted**.

#### 3. Simultaneous Multithreading (SMT)

- Multiple threads issue instructions in the same cycle.
- Used in modern superscalar processors like Intel's Hyper-Threading.
- Combines ILP (instruction-level parallelism) + TLP (thread-level parallelism).

# Hardware Requirements for Multithreading

- Replicate architectural state:
  - o Register files (one per thread)
  - Program counters (PCs)
  - Thread IDs for selection
- Challenges:
  - Register file pressure
  - TLB, cache contention
  - Maintaining temporal/spatial locality

### Thread Scheduling Strategies

- 1. Fixed Interleaving (Round-Robin)
  - Simple hardware: rotate through threads.
  - o Poor for threads with unequal workloads.

#### 2. Weighted Interleaving

OS assigns priority; hardware schedules based on slot proportions.

#### 3. **Dynamic/Hardware-Scheduled**

- o Hardware tracks readiness/stalls.
- Switches to a ready thread if the current one is stalled.
- Example: HEP Processor, where memory latency is hidden via many threads.

### ♦ HEP Processor (Burton Smith, 1980s)

- 120 threads per processor
- Memory latency ~120 cycles
- No caches: memory bandwidth was high enough
- Each thread executes once every ~120 cycles → latency hidden

#### ♦ Tera / Cray XMT

- Evolution of HEP
- 128 threads per processor, no cache
- Good for workloads with **no locality** (e.g., data mining)
- Could plug into AMD-based systems using the same interconnects

#### ♦ MIT Alewife

- Used SPARC's register windows to switch threads quickly
- Up to **128 nodes**
- Switched threads on remote memory access

### ♦ Modern Example: Sun Niagara (Now Oracle)

- Designed for throughput computing
- Niagara 1: 8 cores × 4 threads
- Niagara 3: 16 cores × 8 threads = 128 hardware threads
- Cores are conjoined:
  - Shared resources (e.g., floating-point units)

### Design Trade-offs

| Advantage               | Trade-off                      |
|-------------------------|--------------------------------|
| Better ALU utilization  | Increased hardware complexity  |
| Hides memory latency    | Needs many independent threads |
| Can remove bypass logic | Can hurt cache locality        |

Can increase performance for latency-bound apps May decrease power efficiency

#### Cache Conflicts:

• E.g., 16 threads all map to cache set 0 in an 8-way set associative cache → conflict misses, no locality.

# **Wey Insight**

#### Multithreading works best when:

- You have many independent threads.
- The application has **high memory latency** or little data locality.
- You can tolerate complexity and hardware duplication (PC, registers, TLB, system state).

#### Would you like:

- A table summarizing coarse-grained vs fine-grained vs SMT?
- Diagrams of register file replication or thread scheduling?
- Questions or quizzes to test your understanding of multithreading?

Let me know how you'd like to proceed!

Great! Let's break down what's happening in this part of the lecture, which transitions from **memory consistency** to **cache coherence**, starting with a **review of mutual exclusion** and setting the stage for understanding coherence protocols.

Lecture Summary: Transition from Consistency to Coherence

# Recap from Last Lecture: Mutual Exclusion

The instructor is reviewing mutual exclusion—the idea that only one process/thread can access a critical section (shared resource) at a time.

#### 1. Test-and-Set (TAS)

- A hardware-supported atomic instruction.
- Used to create locks to achieve mutual exclusion.
- Ensures that two processors cannot simultaneously claim the lock.

#### 2. Using Only Loads and Stores

- Even without atomic operations, you can achieve mutual exclusion.
- Example: Dekker's Algorithm
  - Two-process mutual exclusion using:
    - Flags: One for each process

- A shared turn variable
- o Both threads check if it's their turn and if the other wants to enter.

### From Two to Many: Bakery Algorithm

Then, the instructor transitions to **multi-process mutual exclusion**, referring to the analogy:

"It's like going to a bakery or deli and taking a number."

This refers to Lamport's Bakery Algorithm, a classic algorithm for N-process mutual exclusion:

# **Bakery Algorithm Analogy:**

- Every process "takes a number" (like getting a deli ticket).
- You wait until your number is the **lowest** before entering the critical section.
- Numbers are taken using **loads and stores** only (no TAS or atomic instructions).
- The exiting process wakes the next eligible one.

#### **Key properties:**

- Fairness: FIFO-like behavior
- Mutual exclusion: No two processes can be in the critical section at the same time
- Only needs shared variables (choosing[], number[] arrays)

# Now, Why This Matters for Coherence

So, why start with mutual exclusion before cache coherence?

#### Because:

- 1. **Mutual exclusion assumes** consistent and up-to-date views of memory but in real multiprocessors with **caches**, memory views may become **incoherent**.
- 2. Thus, implementing even simple algorithms like Dekker's or the Bakery algorithm **requires coherence guarantees** otherwise, you get race conditions, stale reads, etc.
- 3. This sets up the **motivation** for studying **cache coherence protocols** (like MESI), which ensure all cores see **coherent shared memory**.

# What's Coming Next

#### Now that we've:

- Seen how mutual exclusion can be built from **basic memory ops**
- Learned that correctness relies on a consistent memory view

We're ready to ask:

Now do we ensure that cached copies of shared variables (like turn, flag[], etc.) stay coherent across processors?

That's where **cache coherence protocols** come in — and that's what the instructor will begin introducing next.

# Summary

Concept Purpose

Mutual Exclusion Prevents concurrent access to shared resources

Dekker's Algorithm

2-process mutex using flag and turn (load/store only)

**Bakery** 

N-process mutex using number[] (like deli tickets)

Why It Matters Correctness of these algorithms assumes coherent memory

Next Step

Explore cache coherence protocols to ensure shared memory correctness across

cores with caches

Would you like a diagram of Dekker's or the Bakery algorithm next? Or should we continue into MESI and coherence protocol mechanics?

You're now entering the **core motivation behind cache coherence protocols**—and it's a really important conceptual step. Let's break it down clearly and connect the dots.

# What Is Cache Coherence and Why Does It Matter?

Cache coherence is about **ensuring all agents (processors, DMA engines, I/O devices)** see the **latest value of a shared memory location**.

Even before we had multiple processors sharing memory, we already had cache coherence problems—with I/O systems like DMA (Direct Memory Access).

# DMA and Cache Coherence Problems

Let's walk through the DMA problem from the lecture step by step:

# System Setup (Uni-processor + DMA)

- Processor with a cache.
- Main memory (shared between processor and I/O).

• **Disk** with a **DMA controller** (can read/write directly to memory without CPU involvement).

### Problem 1: Disk → Memory (Read from disk)

Imagine this scenario:

- 1. The **DMA** starts transferring data **from disk to memory**.
- 2. The **processor cache** already holds some of the **same memory locations** being updated by the DMA.
- 3. The DMA completes its write to main memory, but the processor cache is not notified.
- 4. Now the processor reads from cache and sees **stale data**.
- **X** Result: Processor sees old data, not what was written by the disk.

### Problem 2: Memory → Disk (Write to disk)

Another scenario:

- 1. The processor updates some data in its write-back cache.
- 2. The DMA starts copying from main memory to disk.
- 3. The cache hasn't written back the changes yet.
- 4. The DMA reads the old data from memory (not the updated cache contents).
- **Result:** Disk receives **stale data**, not the CPU's recent update.

# ✓ What's the Fix?

To prevent such incoherent views of memory, you need:

- 1. Cache Invalidation:
  - $\circ$  Before DMA reads from memory (e.g. disk  $\rightarrow$  memory transfer),
  - o **Invalidate cache lines** so the CPU will re-fetch the correct data from memory.
- 2. Cache Flushing:
  - o Before DMA writes to disk (e.g. memory → disk transfer),
  - o Flush (write back) dirty cache lines to memory to ensure disk gets updated data.

# Why This Matters

This non-multiprocessor example shows the same fundamental problem:

Multiple agents (CPU + I/O device) can read/write memory independently and **might not see the same data**.

Hence, even a single processor with a cache can suffer from incoherent memory due to DMA or I/O.

### Link to Multiprocessors

This sets the stage for cache coherence in multiprocessors:

- Multiple CPUs with caches, all reading/writing shared memory.
- Without coordination, they might not see each other's writes.
- You need coherence protocols (like MESI) to:
  - o Track ownership of cache lines.
  - o Ensure visibility of updates.
  - o Maintain a consistent view of memory.

# What's Next?

Now that we've seen why coherence matters even in a uniprocessor, the lecture is leading into:

- Basic coherence protocols
  - o MESI (Modified, Exclusive, Shared, Invalid)
  - Directory-based protocols
- Bus snooping
- Invalidation vs. update strategies

# **✓** Summary Table

| Scenario              | Problem                                         | Solution                      |
|-----------------------|-------------------------------------------------|-------------------------------|
| DMA: Disk →<br>Memory | CPU sees <b>stale cache data</b>                | Invalidate cache lines        |
| DMA: Memory →<br>Disk | Disk gets stale memory data                     | Flush dirty cache lines       |
| Root Cause            | No coordination between <b>cache and memory</b> | Add cache coherence mechanism |

Would you like a diagram of this setup (with arrows showing cache and DMA paths)? Or shall we move into the basics of the MESI protocol?

Great! This part of the lecture is transitioning into **interconnection networks**, which are crucial for enabling efficient communication in multicore and multiprocessor systems. Let's unpack the key points and the motivation clearly.

### Why Interconnection Networks?

As the number of processors (or cores) in a system increases, the **simple shared bus model breaks down** due to:

### **X** Bus-Based Bottlenecks:

- Scalability limits: Too many cores shouting on one shared bus → congestion.
- Capacitance delay: More nodes = longer wires = slower signals.
- Arbitration complexity: Figuring out who talks when gets slower and harder.
- **Broadcast inefficiency:** Protocols like snoopy cache coherence don't scale well.

These issues make bus-based systems impractical for **dozens or hundreds of cores**.

#### Analogy: People in a Room

- 2 people? Easy they can take turns shouting.
- 12 people? X Too noisy, hard to arbitrate.
- 1000 people? Total chaos you *must* redesign the communication strategy.

This is why we need interconnection networks.

# Two Key Concepts Introduced

#### 1. Messaging as Synchronization

Instead of communicating via shared memory (loads/stores), we can **send messages** between cores (like sending mail instead of editing the same document).

Messaging combines:

- Data movement
- Synchronization

This is often used in:

• Distributed systems

- Some parallel programs (MPI, actor models)
- GPU thread blocks and network-on-chip architectures

#### 2. Point-to-Point Interconnects (Switched Networks)

Instead of a shared bus, we can:

- Connect nodes via **dedicated links** (one sender, one receiver per link).
- Use switches (routers) to relay data between nodes.
- Build topologies like meshes, tori, hypercubes, etc.

#### This enables:

- Parallel communication between different node pairs
- Scalable bandwidth
- Lower contention

# Bus vs. Switched Interconnect: Quick Comparison

| Feature                 | Bus                      | Switched Interconnect             |
|-------------------------|--------------------------|-----------------------------------|
| Sharing method          | Broadcast (multidrop)    | Point-to-point via switches       |
| Scalability             | Poor beyond ~8–12 cores  | Excellent (100s–1000s of nodes)   |
| Arbitration complexity  | Grows fast with #cores   | Local arbitration per switch      |
| Wire capacitance issues | High with many nodes     | Spread over smaller local wires   |
| Communication patterns  | s One-at-a-time (global) | Multiple concurrent paths allowed |

# **Key Design Choices in Interconnection Networks**

- 1. **Topology:** How are nodes physically connected?
  - o Mesh, torus, ring, hypercube, fat tree, etc.
- 2. Routing: How does a message get from source to destination?
  - o Deterministic (e.g. XY routing)
  - o Adaptive (depends on congestion)
- 3. Flow Control: How do you avoid congestion and buffer overflows?
  - o Credit-based, virtual channels, etc.
- 4. Bandwidth: Can you increase it with more links or parallel networks?

# Recommended Book

Interconnection Networks by William Dally and Brian Towles

This book is considered the **definitive resource** for:

- Topologies
- Routing algorithms
- Flow control techniques
- Practical implementation issues

If you're interested in designing systems with large-scale parallelism (e.g. GPUs, datacenters, supercomputers), this book is essential.

# Summary

- Buses don't scale beyond a few cores due to wire delay, arbitration, and bandwidth issues.
- Interconnection networks solve this by using point-to-point links and switches.
- Messaging offers a way to combine communication + synchronization.
- The design space includes topology, routing, flow control, and scalability tricks.

Would you like to explore specific interconnect topologies like **mesh** or **torus** next? Or go into how cache coherence works with a switched interconnect?

Awesome! This is a rich and foundational lecture segment about **interconnection network design**, and it covers a lot of essential concepts. Here's a structured breakdown and some extra context that might help clarify everything:

#### **Interconnection Networks: Key Concepts and Models**

- 1. High-Level Programming Models: Messaging vs. Shared Memory
  - **Shared Memory:** Multiple processors communicate by reading/writing to a common memory space.
  - Messaging (Message Passing): Processors communicate by explicitly sending messages to each other.

Messaging is popular in distributed systems, clusters, and many parallel architectures. It combines data transfer and synchronization.

#### 2. Switching Techniques in Interconnection Networks

#### Circuit Switching (Old Telephone Model):

- A dedicated communication path (circuit) is established between sender and receiver before data transmission.
- The circuit is reserved and exclusive for the entire duration of the communication.
- Like dialing a phone, operator plugs wires through switches from source to destination.
- Pros: Guaranteed bandwidth, low latency once established.
- o Cons: Inefficient for bursty traffic, circuits can be idle if not fully used.

#### Packet Switching (Modern Internet Model):

- Data is broken into small packets.
- Each packet is routed independently through the network.
- Multiple packets from different senders share links.
- Pros: Efficient use of network resources, scalable.
- o Cons: Packets may experience variable delays or be dropped.

#### • Cut-through (Wormhole) Switching:

- o Hybrid between circuit and packet switching.
- The router starts forwarding the packet as soon as it receives the header, without waiting for the entire packet.
- Reduces latency compared to store-and-forward packet switching.
- o Allows a packet to "wormhole" through multiple nodes.

#### 3. Message Anatomy: Messages, Packets, Flits, and Phits

- **Message:** The entire piece of data the sender wants to transmit.
- Packet: A chunk of the message, with routing info (destination, source, length, etc.).
- **Flit (Flow control unit):** The smallest unit the network controls for flow control; sometimes a packet = one flit, sometimes a packet has multiple flits.
- **Phit (Physical transfer unit):** The smallest physical unit transmitted per clock cycle on the link; flits may contain multiple phits.

#### Why break down like this?

Because networks often send data in small, manageable pieces that are flow-controlled independently to avoid congestion and ensure reliable delivery.

#### 4. Topology: How Nodes Are Connected

- **Bus:** One shared communication line; simple but doesn't scale.
- **Segmented Bus (Pipeline Bus):** Breaks the bus into segments separated by registers for concurrent communication.
- Ring: Nodes connected in a loop; each node connected to two neighbors.
- Mesh / 2D Torus: Nodes connected in a grid, possibly wrapping around (torus).
- Hypercube / Cubes: Higher-dimensional connection patterns for large networks.
- Fully Connected: Every node connected to every other (impractical at large scale).
- Multistage Networks (e.g., Omega networks): Networks with multiple switching stages allowing scalable communication.
- Trees / Fat Trees: Hierarchical topologies, where link bandwidth may increase closer to the root to prevent bottlenecks.

#### 5. Routing & Flow Control

- **Routing:** Deciding which path packets take through the network.
- Local Flow Control: Ensures that data sent from one node to the next doesn't overflow buffers or cause loss.
- Global Flow Control: Manages congestion and throughput across the entire network.

### **Summary**

Circuit Switch Dedicated path established before sending data.

Packet Switch Data sent in packets, routed independently.

Cut-through Switching Forwarding begins before whole packet received.

**Message vs Packet** Message is full data; packet is piece of message.

**Flit / Phit** Flow control units; smallest chunks controlled.

**Topology** Physical wiring pattern of nodes (bus, mesh, tree, etc.).

**Routing** Path selection through network.

**Flow Control** Managing data transmission to avoid congestion.

If you want, I can explain any of these in more detail — for example:

• How packet switching works in practice inside interconnects

- Common topologies used in real systems and their tradeoffs
- What routing algorithms are typical for mesh or fat-tree networks
- How flow control mechanisms like credit-based or virtual channels operate

Or if you want, we can start looking at **cache coherence protocols** that operate on top of these interconnects.

What would you like to dive into next?

Great continuation! You're laying out a really comprehensive overview of interconnection networks, touching on the subtleties of switching methods and the flow of data through network routers. Here's a summary and some clarifications on the key points you covered, plus a few details to reinforce understanding:

#### **Interconnection Networks Recap & Details**

#### 1. Scope of Interconnection Networks

- Can be very broad:
  - o **On-chip networks** (connecting cores, caches, memory controllers)
  - Within a single computer system (connecting CPUs, memory, I/O devices)
  - Between multiple chassis or nodes (clusters, supercomputers)
  - Wide area networks (like the Internet)
- Not limited to Ethernet or IP networks interconnection networks encompass any system connecting components with a communication fabric.

#### 2. Terminology Recap

| Term      | Meaning                                                              |
|-----------|----------------------------------------------------------------------|
| Switching | How data paths are established between nodes (e.g., circuit, packet) |
| Topology  | Physical layout or wiring of the network                             |
| Routing   | Algorithm or logic deciding which path data takes through network    |
|           |                                                                      |

Flow Control Mechanism to avoid data loss, buffer overflow, and manage bandwidth

#### 3. Message & Packet Structure

- Message: Whole piece of data being sent.
- Packet: A subdivided part of the message, with a header (destination, length, possibly source) and payload.

- Packets may have head and tail bits to mark start/end.
- Packet might be broken into flits (flow control digits): minimal unit that flow control handles.
- **Phits** (physical transfer digits) are subdivisions of flits, corresponding to physical data transfers on the wire (e.g., if link width is 8 bits but flit size is 32 bits, it takes 4 phits per flit).

#### 4. Switching Types

#### • Circuit Switching:

- Dedicated physical path reserved for entire communication.
- o Includes call setup and teardown phases.
- Low latency once established, but inefficient for bursty or variable traffic.

#### Store-and-Forward Packet Switching:

- Each router buffers the entire packet before forwarding it to the next hop.
- Simplifies deadlock avoidance, but adds latency equal to packet size × number of hops.
- Ethernet and traditional Internet routing often use this.

#### • Cut-through (Wormhole) Routing:

- Router starts forwarding the packet as soon as it receives the header flit, before receiving the whole packet.
- o Packets "wormhole" through the network, moving pipeline-style across routers.
- Reduces latency, but requires careful handling to avoid deadlocks and manage buffer resources.

#### 5. Cut-Through Routing Illustrated

- Imagine a ring or torus network with multiple routers.
- Packet of 8 words is injected at Router A, destined for Router D.
- Cycle 1: Router A sends word 1 (header) to Router B.
- Cycle 2: Router A sends word 2, Router B forwards word 1 to Router C.
- This pipelining continues such that multiple flits of the same packet exist simultaneously in different routers along the path, flowing through the network like a "wormhole."
- Final cycle: The last word leaves Router D, completing the packet transfer.

#### **Additional Notes:**

- The **cut-through approach** reduces latency significantly compared to store-and-forward, especially for long packets and multi-hop routes.
- However, since routers start forwarding without full packet knowledge, network flow control and deadlock avoidance become critical design challenges.
- The concepts of **flits** and **phits** allow flow control to happen at granularities that balance link bandwidth and control overhead.

#### If you want, I can help:

- Sketch or describe common **network topologies** like rings, meshes, tori, fat trees, etc.
- Discuss **deadlock avoidance** and flow control strategies in wormhole networks.
- Explain how these networks are used inside modern CPUs (like NoCs Networks on Chip).
- Or start looking at how these interconnects relate to cache coherence protocols and multiprocessor systems.

#### What's next?

Great detailed explanation! Here's a structured summary and some clarifications on your talk about credit-based flow control, deadlock, and scalable cache coherence systems:

#### 1. Credit-Based Flow Control

#### **Recap & Motivation:**

- Local link/hop-based flow control ensures data doesn't overflow buffers one hop at a time.
- But **end-to-end flow control** is also needed to prevent **buffer overruns far downstream** (e.g., at memory controller buffers).
- Without end-to-end control, backing up flow control signals across many hops causes:
  - Increased latency
  - o Potential **deadlock** situations (circular wait for resources)
  - o Degraded network performance due to congestion

#### Problem with Stall-Based (On-Off) Flow Control:

- Stall or stop signals take at least a **cycle delay to propagate** back to the sender.
- The sender may **send data even after a stall is asserted**, requiring temporary buffers (called **skid buffers**) to hold this "in-flight" data.
- If you don't have **enough skid buffering** at the receiver, you **lose data**.
- Skid buffering adds complexity and timing challenges.

#### **Credit-Based Flow Control Mechanism:**

- Instead of relying on **stall signals**, the sender keeps a **credit counter** representing how many buffer slots are free at the receiver.
- Sender starts with a credit count equal to receiver buffer size.
- Every time sender transmits a data unit, it decrements the credit counter.
- When the receiver frees a buffer slot (by consuming data), it sends a **credit return** to the sender.
- Sender increments its credit count accordingly.
- Sender stops sending when credits reach zero (no free buffer space at receiver).
- This approach:
  - Avoids lost data from late stalls.
  - Can size credit counters independently from physical buffer sizes to trade bandwidth vs. buffer space.
  - o Handles round-trip latency of credits explicitly.

#### Trade-Offs:

- Smaller credit count and buffer size → less resource usage, but lower bandwidth and throughput (more frequent stalls).
- Larger credit count and buffer size → better bandwidth, but higher resource cost and complexity.

#### 2. Deadlock and Performance Concerns

- Excessive backup of flow control across multiple nodes can create circular wait dependencies, causing deadlocks.
- Performance drops drastically when networks are congested and flow control signals back up.
- Credit-based flow control helps prevent deadlock by bounding the amount of in-flight data.
- Network design must balance buffer sizes, credit counts, and flow control timing carefully to avoid deadlock and maintain performance.

#### 3. Scaling Cache Coherence Beyond 8 Nodes

• Traditional coherence protocols (like snoopy buses) don't scale well beyond small node counts due to broadcast and bandwidth limitations.

- Directory-based cache coherence protocols track the state of each cache line in a distributed directory.
- The directory can be centralized or distributed but allows scaling to thousands of nodes.
- Directory coherence reduces broadcast traffic and scales better in large systems.

#### If you'd like, I can help next with:

- Explaining how **credit-based flow control** is implemented in hardware (buffers, counters, signaling)?
- Discussing deadlock scenarios in wormhole networks and how to avoid them?
- Diving into directory-based cache coherence protocols: how they work, benefits, and challenges?
- Or something else from the rest of computer architecture you need to cover?

What would you like to focus on?

Awesome wrap-up of multiple logical communication channels and directory-based coherence! Here's a concise summary and key points to keep in mind:

#### **Multiple Logical Communication Channels & Deadlock Avoidance**

- **Problem:** Different message types (requests, responses, invalidations, etc.) can get **queued behind each other** on the same physical or logical network.
- This can cause **head-of-line blocking** and even **deadlocks** if a message that is needed to progress is stuck behind others.
- Solution:
  - Segregate traffic into multiple logical channels or virtual networks, each carrying certain classes of messages.
  - By carefully grouping messages into equivalence classes, you reduce the number of required separate networks but still avoid deadlock.
  - Ideally, messages that might block each other should be on different logical channels.

#### **Directory-Based Cache Coherence and Memory Ordering**

- Directory acts as the ordering point for a given cache line's memory operations.
- Requests to the same line are serialized at the directory.
- If a request loses arbitration (because the directory is busy transitioning that line), it gets a NACK or retry.

- The cache controller must:
  - Prioritize directory responses over new pipeline requests to maintain correctness.
  - o Handle retries gracefully by reattempting the transaction later.

#### Forward Progress Guarantee & Live Lock Avoidance

- A cache line must make progress once acquired.
- Example: If a cache keeps getting invalidated before using the data (due to races), the system can live-lock.
- Protocols guarantee that once a line is acquired, at least one memory operation (load/store) completes before the line is relinquished.
- This prevents endless bouncing and guarantees forward progress.

#### **Directory Storage and Scalability**

- A full-map directory keeps a bit per core to track sharers grows linearly with number of cores.
- **Limited pointer-based directories** keep a small number of sharers explicitly, with an overflow bit for wide sharing cases.
- Overflow handling may use **broadcast invalidations** or software-managed sharer lists.
- These are important trade-offs between storage cost and traffic volume.

#### **Examples of Large-Scale Systems & On-Chip Coherence**

- SGI UV 1000:
  - o Thousands of cores (2560+) with directory-based coherence.
  - o Uses multi-chassis non-uniform memory access and directory protocol.

#### TILE64Pro:

- o 64 cores on chip, each with its own directory home.
- o Multiple logical memory networks to avoid deadlock in coherence traffic.

#### **Next Steps & Further Learning**

- Top conferences for advanced computer architecture research:
  - o ISCA (International Symposium on Computer Architecture)
  - o MICRO (International Symposium on Microarchitecture)

- ASPLOS (Architectural Support for Programming Languages and Operating Systems)
- HPCA (High-Performance Computer Architecture)
- Consider graduate-level courses like ELE 580A for deeper study of parallel computer architecture and programming models.

If you'd like, I can help you explore any of these areas in more detail or recommend papers and resources based on your interest! What's your next focus?

Sure! Here's a **simple and clear summary** of your Computer Architecture lecture on **memory technologies and cache review** from ELE 475 at Princeton:

### Main Goal of the Lecture:

To **review memory technologies** and **motivate the need for caches** — the last review topic before moving into more advanced material like **superscalar processors**.

# Why Do We Need Caches?

- A cache is a small, fast memory placed near the CPU.
- It stores a **subset of data** from a larger, slower memory.
- The goal is to keep frequently used data close to the processor to improve speed.

# Memory Technologies – Why Not Use Just One Type?

Different types of memory are **optimized** for different goals: **speed**, **size**, and **cost**.

#### 1. Registers (Made from Flip-Flops):

- Very fast but take a lot of space.
- Not used for large memory.
- Built with complementary logic (inverters and gates).
- Example: General-purpose registers inside a CPU.

#### 2. Register Files:

- Multiple registers organized into a small array.
- Use decoders and wordlines to select which register to read/write.
- Can be multi-ported (support multiple reads/writes at once).
- Still **fast**, but more efficient layout than just flip-flops.

#### 3. SRAM (Static RAM):

- Used for caches.
- Each cell is made from **6 transistors** (cross-coupled inverters + access gates).
- Faster than DRAM.
- More dense than register files.
- Often **single-ported**, but can be multi-ported.

#### 4. DRAM (Dynamic RAM):

- Used for main memory (e.g., the RAM stick in your laptop).
- Each cell is just 1 transistor + 1 capacitor.
- Much smaller than SRAM.
- Must be **refreshed regularly**, because capacitors lose charge over time.
- Slower and needs special manufacturing processes.

### **Mathematical Reports Mathematical Reports**

| Memory Type            | Speed     | Size                 | Cost   | Use               |
|------------------------|-----------|----------------------|--------|-------------------|
| Flip-Flops (Registers) | Very Fast | Very Large           | High   | CPU registers     |
| Register File          | Fast      | Large                | High   | Small CPU memory  |
| SRAM                   | Fast      | Medium               | Medium | Cache             |
| DRAM                   | Slower    | Small (high density) | Low    | Main memory (RAM) |

# Why Not Just Use Registers or Flip-Flops Everywhere?

- Too big and expensive.
- Wire delay increases with size (long wires = slow signals).
- Not scalable we need **different memory for different levels** in the memory hierarchy (registers, cache, RAM, etc.).

### Architecture Tradeoffs:

Computer architecture is about balancing tradeoffs:

- Speed vs. Size
- Latency vs. Bandwidth
- Area vs. Power

Let me know if you'd like a diagram or flashcards to help you revise this more easily!

Thanks for sharing the full lecture content — it gives a comprehensive view of **cache design**, **classification**, and **replacement policies** in computer architecture. Here's a **summary and breakdown** of the key points for quick understanding and revision:

### Review of Caches

Why Caches?

To bridge the speed gap between the **fast processor** and **slow main memory**, reducing **latency** and **power consumption**.

#### Cache Basics

- Cache stores data blocks from main memory to reduce frequent access to slower DRAM.
- A cache line (or block) includes:
  - o Data
  - o Tag (part of memory address)
  - o Valid Bit (indicates if the cache line is valid)

# (S) Cache Organization & Classification

- 1. Block Placement (Where data can go)
  - **Direct Mapped:** 1 possible location (block number mod cache size)
  - **Set-Associative:** Limited number of places in a *set* (e.g., 2-way means 2 places)
  - Fully Associative: Can go anywhere in cache
- 2. Block Identification (How to find data)
  - Address is divided into:
    - Offset bits (to index within the block)
    - Index bits (to select set/line)
    - o Tag bits (for validation)
  - Example:
    - $\circ$  32-bit address, 64-byte blocks  $\rightarrow$  6 offset bits
    - o 4 sets → 2 index bits
    - o Remaining 24 bits for tag

### 3. Block Replacement Policies (What to evict on a miss)

- Random: Pick randomly easy, performs okay
- FIFO (First-In First-Out): Remove oldest
- LRU (Least Recently Used): Remove least recently accessed (hard to track in hardware for >2-way)
- Pseudo-LRU / Not Most Recently Used (NMRU): Approximate LRU using fewer bits

#### 4. Write Policies (What happens on a write?)

- Write-Through: Update both cache and memory
  - o Simpler
  - Uses more memory bandwidth
- Write-Back: Only update cache, write to memory on eviction
  - More efficient
  - Needs dirty bit to track changes
- Write Allocate (Fetch on miss):
  - o Pull block into cache on write
  - Used with write-back
- No Write Allocate (Don't fetch):
  - o Write directly to memory without caching
  - o Used with write-through

# **Common Cache Configurations**

| Policy Type                       | Pros                                  | Used With                       |
|-----------------------------------|---------------------------------------|---------------------------------|
| Write-back + Write-allocate       | High performance, fewer memory writes | L1, L2 caches in modern<br>CPUs |
| Write-through + No write allocate | Simple to design, avoids dirty bits   | Simpler or shared caches        |
| Write-back + No write allocate    | Less common, hybrid scenarios         | Custom heuristics               |
| Write-through + Write allocate    | Less common                           | Bandwidth-permissive systems    |

- L1 → L2: Often write-through (simplifies invalidation)
- L2 → DRAM: Usually write-back (to reduce off-chip bandwidth)

# Summary Notes

- Cache design is all about trade-offs: speed vs complexity, bandwidth vs latency.
- In multi-core systems, write-back caches require complex coherence protocols.
- Associativity and replacement policy directly affect hit rate and performance.

Let me know if you'd like a diagram, quiz, or code simulation of cache behavior to reinforce these ideas!

Great — you've just stepped into the world of in-order superscalar processors, and you're now looking at a 2-way in-order superscalar pipeline. Let's break down everything covered and highlight what's new, what challenges arise, and how this design differs from classic 5-stage MIPS.

# What is a 2-Way In-Order Superscalar?

- A processor that attempts to fetch, decode, issue, execute, and write back two instructions per cycle, rather than one.
- The "in-order" part means instructions still retire (write back) in program order.

### Pipeline Characteristics

A Two Asymmetric Execution Pipelines:

- Pipeline A: Can handle integer ALU ops and branches
- Pipeline B: Can handle integer ALU ops and memory accesses
- Not symmetric → instructions must be dispatched based on compatibility

# Key Modifications Compared to a Scalar Pipeline

#### 1. Instruction Fetch

- Fetch two instructions: e.g., at PC and PC+4
- Must handle:
  - Branch in first instruction: second instruction may not be valid
  - **Alignment issues**: e.g., instruction crossing cache lines

#### 2. Instruction Decode

- Need two decoders: Decode A and Decode B
- Each decodes one instruction in parallel

#### 3. Register File

- More ports required:
  - o **Read**: 4 read ports (2 per instruction)
  - o Write: At least 2 write ports
- May still be one physical file, but logically split for clarity

### 4. Instruction Steering (Dispatch)

- If instruction 0 (IR0) is a load, it must go to Pipeline B
- If instruction 1 (IR1) is a branch, it must go to Pipeline A
- This steering requires issue logic:
  - o Swapping instructions if needed
  - o Possibly **stalling** one pipeline if no compatible match

# **Ontrol Logic Requirements**

### Dynamic Dispatching

- Decide at runtime where each instruction goes
- If incompatible (e.g., two branches), issue only one, stall the other

# **One Description** Description

- Two parallel decoders required
- Handle decoding for their respective pipeline

# Challenges in 2-Way Superscalar

**Challenge Description** 

**Instruction pairing** Not all instructions can be issued together (e.g., 2 memory ops)

Issue logic complexity Logic to analyze and swap/steer instructions

**Hazard handling** Data hazards between two concurrently issued instructions

Writeback contention Both instructions might try to write at same cycle

**Structural hazards** More functional units needed to avoid conflicts

Challenge Description

**Branch handling** 2nd instruction invalidated if 1st is a branch and taken

### Example Pipeline Flow

Cycle 1: Fetch [Instr0, Instr1]  $\rightarrow$  PC, PC+4

Cycle 2: Decode A (Instr0), Decode B (Instr1)

Cycle 3: Issue to respective pipeline

Cycle 4: Execute

Cycle 5: Memory (for loads/stores in B)

Cycle 6: Write Back

# **Summary**

A **2-way in-order superscalar processor** is a performance enhancement over scalar pipelines but:

- Comes with added complexity in fetch, decode, steering, and writeback
- Requires careful pipeline balancing
- Still commits in order, so IPC (Instructions Per Cycle) may be less than 2 if pairing is poor

# What's Next?

Later stages might explore:

- Dynamic scheduling (out-of-order execution)
- Scoreboarding / Tomasulo's algorithm
- Branch prediction integration
- Superscalar with speculation

Let me know if you'd like a **diagram**, **timing chart**, or a **comparison table** with scalar/out-of-order architectures.

You're diving deeper into the performance-critical details of **in-order superscalar** processors—specifically the **challenges of instruction fetch alignment**. This part of the lecture transitions from basic execution logic to real-world limitations that affect IPC (instructions per cycle) due to cache structure and instruction layout.

# **Quick Recap of Key Concepts**

Pin-Order Superscalar Basics (from last lecture)

- You have two asymmetric pipelines:
  - Pipe A: integer ops + branches
  - **Pipe B**: integer ops + loads/stores
- Instruction steering needed to route ops to the correct pipe
- Instruction fetch pulls two instructions per cycle
- Dual decode and extra register ports needed
- Instruction pairing requires dependency checks

#### New Focus: Instruction Fetch Alignment Constraints

Even if your core can decode and execute two instructions per cycle, everything starts at fetch and this is now the bottleneck.

### • Problem: Alignment & Cache Structure

Most instruction caches are:

- Block-based (e.g. 64-byte cache blocks)
- Port-limited (e.g. can only read 4 or 8 bytes at once)
- May only allow reading from one half of a cache block per cycle

# **Example Scenario**

#### Let's say:

- Each instruction = 4 bytes
- Instruction cache block = 16 bytes
- You can fetch only 8 bytes per cycle (i.e., 2 instructions)
- But you can only fetch from either first or second half of the block in one cycle

Now imagine the instruction sequence:

#### **Address Instruction**

0x200 Instr0

0x204 Instr1

0x208 Instr2

0x20C Instr3

- If PC = 0x208, and you try to fetch two instructions:
  - o Instr2 is in the second half of one block
  - o Instr3 might be in the first half of the next cache block

### **X** What Happens?

You need to **straddle two cache blocks** → this **breaks** your 2-instruction-per-cycle fetch.

#### Result:

- You fetch just one instruction (Instr2)
- Fill the second instruction slot with a "dead" instruction (NOP or kill)
- Second pipeline goes unused
- Wasted fetch bandwidth and pipeline slot

### **Onsequences**

**Effect** Description

Pipeline bubbles Stalls or dead instructions fill execution slots

**Reduced IPC** Can't maintain 2 instructions per cycle

More complex control Need logic to detect and handle unaligned fetches

**Power inefficiency** Fetch and decode energy wasted on dead instructions

# **✓** Potential Solutions (High-Level)

#### 1. Wider Cache Ports

Allow fetching across full 16B blocks or from multiple blocks per cycle.

#### 2. Predecoding / Buffering

Store decoded instructions or prefetch blocks into buffers to align instructions early.

#### 3. Loop Buffer / Trace Cache

Used in some CPUs to keep aligned hot instruction traces.

#### 4. Fetch Alignment Logic

Complex control logic that dynamically selects from overlapping cache blocks.

#### Performance Trade-Offs

Option Pros Cons

Wider cache ports Solves misalignment Costly in area and power

**Option** Pros Cons

Predecoding Efficient fetch pairing Adds extra hardware

Allow dead instructions Simple hardware Hurts CPI



Even a seemingly minor design decision like cache alignment can significantly affect superscalar performance. In an in-order superscalar, where fetch width directly impacts pipeline utilization, the alignment of instructions across cache blocks becomes a critical bottleneck.

A superscalar machine isn't just about having multiple pipelines — it's also about feeding them efficiently, and alignment challenges can stop that from happening.

Let me know if you'd like:

- A diagram of this alignment-fetch problem
- A real-world CPU example (like Intel or ARM)
- A simulation of how IPC drops due to alignment constraints

This part of your lecture dives deep into real-world challenges in designing high-performance inorder superscalar pipelines, including issues with exceptions, bypassing, pipeline stage explosion, and branch mispredictions. Here's a structured breakdown of the key insights, including what they imply for computer architects:



#### 1. Exceptions in Superscalar Pipelines



#### Problem:

When two instructions are fetched and executed in parallel, and one causes an interrupt or **exception**, which one should be considered "first"?

#### **Example:**

lw \$t0, 0(\$t1) # Goes to Pipe B

syscall # Goes to Pipe A

- SYSCALL generates an exception.
- What if the **load** in the B-pipe is still executing or may also raise an exception?

# XX Challenge:

The CPU must maintain program order — even though instructions are executing in parallel, their effects must appear as if they executed sequentially.



- Use a commit stage at the end of the pipeline.
- Instructions execute in parallel, but their effects (writes, traps, etc.) are committed in program order.
- So in your case, even if the SYSCALL (A-pipe) completes first, the **load (B-pipe)** must be handled **first** or **both must reach commit** before the trap is processed.
- Commit logic decides when and how to raise the exception to maintain correctness.

### 2. Bypassing Explosion in Superscalars

In a single pipeline:

You need **3 bypass sources** per operand (e.g., from EX/MEM, MEM/WB, etc.).

ln a 2-way superscalar:

Each pipeline stage (A and B) can produce values  $\rightarrow$  6 sources total for bypassing.

#### Implication:

- Bypassing logic grows quadratically with the number of pipelines.
- Each operand input needs a large mux (e.g., 6-to-1 for 2-way, 10-to-1 for wider).
- Each mux carries **64-bit wide data** on modern CPUs → **massive wiring costs**.

# **Solutions:**

- Partial bypassing: only bypass from select pipeline stages or neighbor pipelines.
- Clustered superscalars: group execution units and restrict full bypassing to within a cluster.
- Write to regfile early: risky due to write-after-write (WAW) hazards.

#### ① 3. Longer Pipelines (Breaking Decode & Issue)

# **Motivation:**

- Too much logic (bypass checks, decode, register reads) in a single stage.
- To keep **clock frequency high**, break it into more pipeline stages.

# New Stages:

- D (Decode)
- I (Issue): perform register file reads, instruction steering, bypass muxing.

Now your pipeline becomes **Fetch** → **Decode** → **Issue** → **Execute...** 

# Downside:

• Branch resolution is delayed

• A misfetched instruction may be 3–4 cycles deep before you even realize it was wrong

# **Example:**

- Branch is resolved in A0
- But by then you've already fetched and decoded 6–7 instructions
- These must all be **flushed**

# **3** 4. Branch Misprediction and CPI Impact

### Problem:

- Mispredicts cost more cycles the longer the front-end pipeline is
- More instructions get **wasted** the deeper your speculation

# **Solution:**

#### **Branch Prediction:**

- Predict taken vs. not taken
- Predict target address
- Fetch correct path before resolution

# **Accuracy Matters:**

#### **Prediction Accuracy Pipeline Waste**

80% Frequent flushes

95% Good

98%+ Modern CPUs

# Future Topic:

You'll dive deeper into:

- Bimodal predictors
- Two-level adaptive predictors
- Branch target buffers (BTBs)
- Return address stacks

# Summary: Key Takeaways

#### Challenge Solution / Trade-off

Exceptions in superscalar issue Commit stage for in-order effect + trap routing

Bypassing explosion Clustered pipelines, partial bypassing, or deeper pipelines

Pipeline complexity Break decode & issue → adds stages → increases latency

Branch mispredict cost ↑ Add predictors to mitigate front-end waste

Wiring/power pressure Careful architectural trade-offs, e.g., bypass limits

### Let me know if you want:

- A diagram of how commit stage resolves instruction order
- A **table** comparing pipeline stages in MIPS vs superscalar
- An exercise to reason about bypass paths or exception ordering
- Deeper explanation of **clustered superscalar** architectures

This lecture covers a critical turning point in computer architecture: the shift from **in-order** to **out-of-order** (OoO) execution, introducing the **motivation**, **core structures**, and **timing models** that make it work. Here's a breakdown of the key concepts discussed:

# Why Go Out-of-Order?

#### Motivation:

- Traditional processors fetch, decode, execute, and commit instructions in strict order.
- This limits performance because **independent instructions must wait** behind stalled ones (e.g. long-latency multiplies or memory accesses).
- Out-of-order execution solves this by allowing later, independent instructions to proceed while earlier ones wait.

# Key Structures Introduced

#### 1. Architectural Register File (ARF):

- Holds the committed machine state.
- Only updated when instructions reach the commit stage (after it's safe to do so).

#### 2. Scoreboard:

- Tracks the **status of each register**:
  - o Is it being written?

- o From which functional unit (FU)?
- o When will the value be ready?

#### **Components:**

- Pending Bit: Is a write in progress for this register?
- Functional Unit Field: Which FU is writing it?
- **Shift Register**: Marks **how many cycles** until the data will be available (used to coordinate bypassing).

### 3. Functional Units (FUs):

- E.g. ALU, memory, and multiplier units, each with potentially different latencies.
- Bypassing logic must account for different pipeline depths and availability timing.

# **Example: Scoreboard in Action**

#### Code:

Simple instruction stream with dependencies:

```
mul r1, r2, r3 ; instr 0 add r11, r4, r5 ; instr 1 mul r5, r1, r6 ; instr 2 \leftarrow depends on instr 0 (RAW on r1) add r7, r5, r8 ; instr 3 \leftarrow depends on instr 2 (RAW on r5)
```

#### Timeline:

- Instruction 0 (mul) takes 4 cycles.
- Instruction 2 waits in the **issue stage** until r1 becomes available.
- Scoreboard tracks:
  - o Which cycle the result will be ready.
  - Which FU is producing the result (e.g., multiplier).
- Bypass network consults the scoreboard to pick up ready values directly from the pipeline (not ARF).

# Pipeline Mechanics

#### **In-order Frontend:**

- Fetch and Decode happen in order.
- Keeps things simple and deterministic.

#### **Out-of-order Execution (planned for next lectures):**

- Issue, writeback, and commit can be out-of-order.
- Requires new structures like:
  - Reorder Buffer (ROB): Ensures in-order commit of out-of-order executed instructions.
  - o Store Buffer: Delays stores to memory until commit.
  - o **Issue Queue**: Dynamically schedules instructions when operands are ready.

# Bypassing Logic Explosion

- With multiple pipelines, the number of bypass paths grows significantly:
  - o For a 2-pipe design: 6 bypass sources per operand.
  - o For n-pipe: ~n² sources.
- Solutions:
  - Limit bypassing (clustered pipelines, selective bypass).
  - Commit early (risky—write-after-write hazards can occur).

# Downsides of Pipeline Expansion

- Adding pipeline stages (e.g., splitting decode and register read) can:
  - o Increase branch misprediction penalties.
  - Waste fetch bandwidth and power.
- Solution: Branch Prediction.
  - o Helps fetch correct instructions earlier.
  - Modern predictors are ~98% accurate.

# Philosophical Insight

- **Instruction set architecture (ISA)** imposes **sequential order**, even when real-world computations could run in parallel.
- Out-of-order execution (hardware) or Very Long Instruction Word (VLIW, software) tries to reclaim this hidden parallelism.
- Dataflow architectures could allow true parallelism, but they're rare in commercial use.

# Summary of Takeaways

| Concept          | Function                                                  |
|------------------|-----------------------------------------------------------|
| ARF              | Committed state of registers                              |
| Scoreboard       | Tracks when and where a register value becomes available  |
| Functional Units | Pipelines for different instruction types (ALU, MEM, MUL) |

Bypass Network Short-circuits results to dependent instructions

**Shift Registers** Track data readiness over time in scoreboard

Out-of-order motivation Increase ILP (instruction-level parallelism) and CPU utilization

# Coming Next

In the next lecture, they'll go into:

- In-order fetch/issue, but out-of-order execution, writeback, and commit.
- Introduction of ROB and store buffer.
- Scheduling logic to maintain precise exceptions and rollback capability.

Let me know if you want a diagram, animation, or quiz to reinforce any part!

Thanks for sharing this rich lecture transcript! Here's a **structured summary and explanation** of the key concepts being taught in this advanced section on **out-of-order processors** with **in-order front end, in-order issue, out-of-order execution and writeback, and in-order commit, including precise exceptions, physical register files, reorder buffers (ROB), and store handling.** 

# Processor Design Summary

# **✓** Pipeline Configuration:

- In-Order Front End: Instructions fetched in program order.
- In-Order Issue: Instructions are issued (sent to execution units) in order.
- Out-of-Order Execution & Writeback: Instructions may complete out of order.
- In-Order Commit: Results update architectural state in program order.

# Motivation for This Design

The key reason for introducing these structures is to support **precise exceptions** in an out-of-order machine.

 Precise exceptions mean that when an exception occurs, all previous instructions are committed and none of the future instructions are. • We achieve this by **committing in order**, even if execution happens out of order.

# **(4)** Key Architectural Components

#### 1. Architectural Register File (ARF)

- Stores committed, official register values.
- Only updated at commit.
- Used to recover after exceptions or mispredictions.

### 2. Physical Register File (PRF) / Future File

- Holds speculative results before commit.
- Used for intermediate values and forwarding.
- Can be invalidated on exceptions or mispredictions.

#### 3. Reorder Buffer (ROB)

- Queue-like structure tracking all in-flight instructions.
- Instructions are inserted in order and retired (committed) in order.
- Stores:
  - Instruction state (free, pending, finished)
  - Speculative flag (to squash on branch mispredict)
  - Store flag
  - Validity bit for result
  - Physical register destination
- Acts as a **bookkeeping unit** for tracking when it's safe to commit results to ARF.

#### 4. Finished Store Buffer

- Temporarily holds stores that are finished executing but haven't written to memory.
- Prevents irreversible writes until the instruction is officially committed.
- Must be checked by loads before accessing memory (to preserve correct semantics).

### Data Flow and Timing

- Execution: Writes results to PRF.
- ROB Entry: Marks result as ready.
- Commit: Updates ARF from PRF using the ROB entry.
- If a misprediction or exception occurs:

- All speculative instructions in ROB are squashed.
- **PRF** is rolled back by copying ARF contents into it or remapping pointers.

### A Handling Exceptions and Branch Mispredictions

- Instructions dependent on a branch are marked **speculative** in the ROB.
- If the branch mispredicts:
  - ROB entries with speculative=1 are invalidated (flushed).
  - Execution restarts at correct target.
  - PRF state is rolled back to match ARF.

### Bypass and Data Hazards

- Even with PRF, bypass logic is still important.
- Data may be forwarded from:
  - Bypass network (usual method)
  - Physical register file (e.g. when bypass is not fast enough)

# Store Misses and Performance Impact

- If a store causes a cache miss:
  - o It may **block the commit** of later instructions.
  - Solution: decouple store commit from memory write:
    - Mark store as committed (logically).
    - Memory write can complete later.
    - Requires bypassing from finished store buffer for correctness.

### [1] Commit Performance Levels (Branch Squashing)

- 1. Low performance, simple:
  - Let invalid instructions drain through pipeline to commit stage.
  - No ROB squashing logic.
- 2. Medium performance:
  - Squash at execute stage after branch resolution.
- 3. High performance:

- Squash earlier, re-use pipeline entries faster.
- o Requires multi-ported or complex ROB updates.

# Summary

Component Purpose

PRF (Future File) Temporary, speculative data

ARF Official committed state

ROB Instruction tracking, commit control

Finished Store Buffer Defers memory updates until safe

Speculative Bit Allows squash on branch mispredict

Store Bit Marks store ops for post-commit handling

Physical Register Pointer Tells where to read/write real values in PRF

If you'd like a **diagram** of this architecture or a **quiz-style Q&A** based on the lecture, I can help with that too!

Great! You're now diving into **out-of-order processors with double issue and superscalar design**—a natural evolution in modern CPU architecture. Here's a breakdown and interpretation of this portion of the lecture to help clarify the ideas:

# Pipeline Configuration (This Version)

Stage Behavior

Fetch In-order

**Issue** Out-of-order

Execute & Write Back Out-of-order

**Commit** In-order

This version is **more advanced** than previous ones and requires **all** major hardware structures:

- Issue Queue
- V Future Store Buffer
- Reorder Buffer (ROB)
- Physical Register File (PRF)

- Scoreboard
- Architectural Register File (ARF)

# What's Happening in This Architecture?

#### 1. Out-of-Order Issue

- Instructions can be issued as soon as their operands are ready, even if earlier instructions are stalled.
- Example: An add can issue before a multiply, even if the multiply was earlier in the program.

#### Why is this powerful?

Because long-latency instructions like multiplies no longer stall short-latency instructions like adds.

# 2. Write Hazards Still Exist

Even with out-of-order issue, there's still:

- **Structural hazards** like write port conflicts (e.g., two instructions trying to write back at the same time).
- So some instruction reordering may be limited unless we increase hardware resources (like more write ports or ALUs).

# 3. Performance Isn't Always a Huge Leap

- Even with out-of-order features, if the commit is still in-order, it can become a bottleneck.
- Also, if writebacks are serialized or you have only one ALU, only limited gains are possible.

**Example:** Commit stage still stalls waiting for older instructions—even if newer ones are ready.

# 🗱 Double Issue, Superscalar Designs

# Scenario: Double Issue, Single Execute

- You fetch/decode/issue two instructions per cycle, but you only have one execution unit.
- Benefits:
  - More instructions in-flight.
  - Parallelism increases when dependencies allow.
- Limits:
  - Only one ALU = execution bottleneck.
  - Double issue only helps if there's room in the execution pipeline.

So issue width without execution width doesn't scale performance linearly.

#### Superscalar, Out-of-Order Processors (Double-Issue Case)

- The pipeline can **fetch**, **decode**, **and issue** two instructions per cycle.
- But execution can become a bottleneck if there's only one ALU or one multiply unit.
- In-flight independent instructions (like an add not depending on a mul) can execute early, helping throughput.

#### **What Comes Next?**

The next steps include:

- Adding more ALUs or more execution pipelines (e.g.,  $2 \times INT$ ,  $1 \times MUL$ ).
- Dynamically selecting which instructions go where (based on dependencies).
- Scaling the writeback and commit stages to handle multiple instructions per cycle.
- Handling multiple branches, multi-port ROB, and increased bypassing complexity.

# Summary

| Feature                                                                               | Description                                               |  |
|---------------------------------------------------------------------------------------|-----------------------------------------------------------|--|
| Out-of-order issue                                                                    | Independent instructions issued early to avoid stalls     |  |
| Commit in order                                                                       | Ensures precise exceptions and architectural correctness  |  |
| Double-issue fetch/issue Enables higher parallelism (but backend may be a bottleneck) |                                                           |  |
| Performance limit                                                                     | Caused by limited execution resources (ALUs, write ports) |  |
| Next step                                                                             | Add more ALUs, enable multi-issue throughout the backend  |  |
|                                                                                       |                                                           |  |

If you'd like a diagram showing this pipeline or a comparison table of all pipeline versions covered so far, I can make one for you!

You're now entering the world of register renaming — one of the core techniques that make out-oforder execution work correctly without violating program semantics.

Let's break this down with clarity and structure.



In out-of-order processors, certain dependencies cause **pipeline stalls** that **shouldn't exist**, because they're **false dependencies**—just a side effect of reusing the same register name.

# **✓** Types of Dependencies

| Туре                       | Real?                    | Description                                                 |
|----------------------------|--------------------------|-------------------------------------------------------------|
| Read After Write (RAW)     | ✓ <i>True</i> dependence | Instruction needs a value written by an earlier instruction |
| Write After Write<br>(WAW) | X Name dependence        | Two instructions write to same register, second must wait   |
| Write After Read<br>(WAR)  | X Name dependence        | A write shouldn't overwrite a value that's about to be read |
| _                          |                          |                                                             |

6 Only RAW dependencies matter functionally — WAW and WAR are just name collisions.

# Note: Problem Illustrated in the Lecture

#### Given:

- 1. mul r1, ...
- 2. mul r4, r1, ...
- 3. addi r4, ...
- 4. addi r4, ...

### Issues:

- WAW between instructions 2, 3, and 4: all write to r4
- WAR between instruction 2 (reads r4) and 3 (writes r4)
- If out-of-order execution lets a later addi go before the mul, we get the wrong value in r4
- Also corrupts architectural state on in-order commit

# **K** Solution: Register Renaming

Use more registers in hardware than the ISA exposes to avoid these false dependencies.

# **⊘** Idea:

- Architectural registers: the logical registers in the ISA (e.g., r0 to r31)
- Physical registers: extra actual storage locations in hardware

Rename every destination register to a fresh physical register, eliminating WAW and WAR hazards.

# How Does Register Renaming Work?

#### We maintain:

- igoplus **Rename Table** (also called register map table): maps architectural ightarrow current physical register
- Free List: pool of unused physical registers
- Reclaim logic: after a physical register is no longer needed, return it to free list

# Two Schemes of Renaming

#### 1. Pointer-based (most common in modern CPUs)

- Keep pointers to physical registers in:
  - Instruction Queue (IQ)
  - Reorder Buffer (ROB)
- Only rename architectural register names at issue time
- ROB commit rewrites architectural state

#### 2. Value-based (Thomasulo-style)

- Store actual values (not just pointers) in ROB/reservation stations
- No separate PRF values flow in the ROB until commit
- Older, used in simpler hardware

Both eliminate false dependencies and have equivalent performance if implemented well.

# Example of Pointer-Based Renaming (Simplified)

#### Inst **Arch Dest Phys Dest Comment**

mul r4 r4 р7 First writer to r4 addi r4 r4 p9 Second writer, gets new physical register addi r4 r4 p10 Third writer, yet another new physical register

- Reads to r4 will resolve to most recent mapping from rename table
- Older mappings are still used by instructions that haven't committed
- At commit, update architectural register file

- All speculative register mappings (from rename table and ROB) are rolled back
- Usually done by:
  - o Saving a **checkpoint** of the rename table
  - o Or by marking entries in ROB as speculative



#### What's the Cost of More Physical Registers?

Why not just use new architectural register names?

#### Because:

- 32 regs  $\rightarrow$  5 bits, 128 regs  $\rightarrow$  7 bits
- Adding more bits:
  - Bloats instruction encoding
  - Increases fetch/decode complexity
- Solution: keep ISA visible regs fixed, and use renaming internally in hardware

# **Summary**

Concept Meaning

**Register Renaming** Replaces architectural regs with unique physical ones

**WAW/WAR eliminated** No name conflicts — only RAW remains

**Performance** Greatly improves parallelism in out-of-order pipelines

Pointer-based (modern), Value-based (classic Thomasulo) Two approaches

Rollback Handled via ROB and rename table checkpointing

If you'd like, I can draw a diagram of the rename table + ROB + PRF setup, or show an instruction-byinstruction renaming example to walk through a full rename + issue + commit cycle.

You've just gone through a deep dive into the second major register renaming scheme, which is based on the Thomasulo-style architecture. This is a value-based approach as opposed to the pointer-based scheme you saw earlier.

Let me now summarize, clarify, and compare this value-based renaming system in a clean and structured way.

Instead of keeping **pointers** to physical registers (like the first scheme), this approach **stores** the **actual values** in the instruction queue and **reorder buffer**. This **eliminates** the **need for a separate physical register file and free list**.

| Architectural Differences from Pointer-Based Scheme |  |
|-----------------------------------------------------|--|
|-----------------------------------------------------|--|

| Component                 | Pointer-Based                                          | Value-Based (Thomasulo)                             |
|---------------------------|--------------------------------------------------------|-----------------------------------------------------|
| Rename Table              | Maps to physical register numbers                      | Maps to ROB entries                                 |
| Instruction Queue<br>(IQ) | Holds pointers                                         | Holds actual data or ROB tags (if value is pending) |
| ROB                       | Holds destination arch reg and pointer to physical reg | Holds destination arch reg and the value itself     |
| Physical Register<br>File | Exists                                                 | Merged into ROB                                     |
| Free List                 | Yes                                                    | ${f No}$ — allocation is tied to ROB entry #        |
| Commit Logic              | Writes from PRF to arch reg file                       | Writes from ROB to arch reg file                    |

# Renaming Table Logic

#### The **renaming table** now:

- Stores either:
  - o A tag (ROB entry number), if value is pending/in-flight
  - o Or a valid bit that says value is in architectural register file
- On instruction issue, it:
  - Looks up current mapping from table
  - o If in-flight, insert ROB tag as source in IQ
  - o If ready, insert value directly in IQ

# (Instruction Queue (Reservation Station)

Each instruction in the IQ:

- Stores values for operands if ready
- Otherwise stores a tag pointing to the ROB entry that will eventually broadcast the value
- When the tagged instruction finishes, it broadcasts the value (e.g., via a common data bus), and all dependent instructions update their operand fields

This broadcasting behavior is a **hallmark** of the original Thomasulo algorithm.

# Reorder Buffer (ROB)

The ROB now holds:

- Architectural register number (destination)
- Instruction result value
- A valid or done bit
- On commit:
  - o Write the value from ROB → Architectural Register File
  - Clear corresponding entry in rename table
  - o Deallocate the ROB entry (freeing that "pseudo physical register")

#### Allocation and Deallocation

- ROB entries act like temporary physical registers
- You allocate an entry when an instruction is decoded
- You deallocate it when the instruction commits, writing to the architectural reg file

So:

- No free list just next available ROB entry
- "Physical registers" are just ROB slot numbers

# Why Read the Architectural Register File?

In this scheme:

- Sometimes the latest committed value resides only in the arch register file
- If a reg hasn't been renamed in a while, and ROB doesn't track it → go read it from the architectural register file
- Hence, we sometimes read from the arch reg file (unlike pointer-based where it was writeonly)

# Summary Table: Value-Based Register Renaming

Feature Description

Main idea Values stored in ROB/IQ, no separate PRF

Feature Description

No physical register

file

PRF is folded into ROB

No free list ROB entries are reused on commit

**Renaming table** Maps to ROB entries or arch reg file

Instruction operands Hold values or ROB tags until resolved

Broadcasting When instruction finishes, value is broadcasted to all dependent

instructions

**Commit** Value in ROB is written to arch reg file

**Deallocation** Happens at commit time

# Comparison to Pointer-Based Scheme

| Aspect                 | Pointer-Based                               | Value-Based                   |
|------------------------|---------------------------------------------|-------------------------------|
| Storage                | Pointer to PRF                              | Actual value in ROB           |
| PRF required?          | Yes                                         | No                            |
| Free List?             | Yes                                         | No                            |
| Renaming Table Maps To | Physical Reg #                              | ROB Entry #                   |
| Operand Read           | From PRF                                    | From ROB / wait for broadcast |
| Writeback              | To PRF $\rightarrow$ ROB $\rightarrow$ Arch | To ROB → Arch                 |
| Broadcast Needed       | No                                          | Yes                           |
|                        |                                             |                               |

Would you like a **diagram** or a **step-by-step walk-through** of how a single instruction is renamed and flows through this pipeline (including dependency resolution and commit)?

Yes — and that "better way" is exactly what leads us to **VLIW (Very Long Instruction Word)** architectures.

You've already covered the inefficiencies and **hardware complexity** of superscalar, especially **out-of-order** processors:

# Superscalar Out-of-Order: What's the Problem?

• The processor **dynamically** identifies instruction-level parallelism (ILP).

- Huge amounts of hardware are needed:
  - o Instruction queues, reservation stations
  - o Wakeup logic, register renaming, scoreboarding
  - o **Dependency checking** grows with issue width → complexity grows ~W² to W³
- Compilers **already know** instruction dependencies but we discard that info by producing **sequential instruction streams**.

So now we ask:



Yes! Let's remove the dynamic scheduling hardware and let the compiler do it. This brings us to:



### **Basic Idea**

- Instead of fetching **1** instruction per cycle and dynamically figuring out parallelism, the compiler bundles multiple independent operations into a single long instruction.
- Each bundle (or VLIW) is executed in parallel.
- Static scheduling at compile time
- X No dynamic issue logic, no complex dependency checking

# **VLIW** Example

Suppose a machine has:

- 1 Integer ALU
- 1 Multiplier
- 1 Load/Store unit

A VLIW instruction might look like:

ADD R1, R2, R3 || MUL R4, R5, R6 || LOAD R7, O(R8)

- These 3 ops are issued **together** in one instruction
- Each targets a different functional unit
- No complex hardware needed to schedule or check dependencies the compiler ensured correctness

# Key Differences: VLIW vs Superscalar

| Feature                 | Superscalar                                    | VLIW                                            |
|-------------------------|------------------------------------------------|-------------------------------------------------|
| Scheduling              | Done <b>at runtime</b> by hardware             | Done at compile time                            |
| Complexity              | High hardware complexity (OOO logic, renaming) | Simpler hardware                                |
| Parallelism             | Extracted dynamically                          | Explicit in instruction                         |
| ISA                     | Scalar instructions                            | Wide instructions encoding multiple ops         |
| Binary<br>Compatibility | More stable                                    | Often <b>not forward-compatible</b> (see below) |



#### 1. Code Size

- o Wide instructions take more space
- May include NOPs for unused functional units if the compiler can't find enough parallelism

#### 2. Binary Compatibility Issues

- A binary compiled for 3-wide VLIW won't run correctly on a 5-wide machine
- o Each hardware generation may require recompilation

#### 3. Compiler Complexity

- o The compiler must find ILP and do instruction scheduling
- Need techniques like software pipelining and loop unrolling

### 4. Static Schedule Fragility

 Compile-time schedule might not adapt well to runtime stalls (cache misses, branch mispredicts)

# Advantages of VLIW

- Much simpler processor hardware
- Lower power, smaller area
- Easier to **scale width** (just add more functional units and widen the instruction)
- Predictable timing (useful in real-time embedded systems)

# **Where VLIW Shines**

- Embedded systems and DSPs (where power and area are key)
- GPUs and AI accelerators (where control logic overhead is better avoided)
- Example VLIW architectures:
  - Intel Itanium (EPIC a VLIW-like design)
  - o TI C6000 DSPs
  - o Transmeta Crusoe
  - LLVM compiler backend can target VLIW

# Summary: The VLIW Philosophy

Instead of burning energy and silicon on figuring out parallelism during execution, just:

- Let the compiler do the work
- Simplify the CPU
- Push complexity up to the software stack

"If the compiler knows the dependencies, why not just tell the processor directly?"

That's the essence of VLIW.

Let me know if you'd like to see a diagram comparing VLIW and Superscalar, or a sample C code + dataflow + VLIW bundle walk-through!

Great — you've now walked through the **core challenges and optimizations** involved in making **VLIW (Very Long Instruction Word)** processors actually achieve high performance **without** all the out-of-order hardware found in superscalar processors.

Let's now **summarize and structure** what you've learned so far. This will be helpful for revision, exams, or even explaining to others:

# Summary: High-Performance Execution in VLIW

### Problem

- **VLIW** removes complex dynamic scheduling hardware (reservation stations, reorder buffers, renaming units, etc.).
- This offloads all scheduling responsibility to the **compiler**.
- To still achieve high performance, the **compiler** must exploit **Instruction-Level Parallelism** (ILP) statically.

#### **Techniques Used by Compilers for VLIW**

#### 1. Naive Loop Execution

- Initial compiled VLIW schedule of a loop is poor: latency gaps between dependent instructions cause under-utilization.
- Performance: e.g., 1 floating-point op every 8 cycles → ~0.125 FLOPs/cycle.

#### 2. Loop Unrolling

- Duplicate the loop body multiple times (e.g., 4×) to expose more instructions to schedule in parallel.
- Fills empty cycles with ops from other iterations.
- Compiler must handle edge cases (e.g., if N is not divisible by 4).
- Performance improves (e.g., to ~0.36 FLOPs/cycle).

#### 3. Software Pipelining

- Overlap execution of instructions from multiple loop iterations, staggered like hardware pipelining.
- Phases:
  - o **Prologue**: filling the pipeline
  - Kernel: steady-state loop execution
  - o **Epilogue**: draining the pipeline
- Reduces startup/wind-down cost per iteration.
- Performance can approach 1 FLOP/cycle.

#### 4. Trace Scheduling

"How do you handle complex control flow like if-else branches in VLIW?"

- In out-of-order machines, hardware can speculatively execute across branches.
- VLIW lacks this so compiler must do it statically.
- Trace scheduling:
  - Use **profiling** to find the **most likely execution path** through control flow.
  - o Linearize this "hot path" into a single basic block.
  - Move instructions across branches (speculatively).

 For incorrect branches (infrequent paths), use fix-up code (software equivalent of branch misprediction recovery).

# Key Concepts

### Basic Block

- A straight-line sequence of instructions
- Single entry and single exit
- · Enables safe local instruction reordering

# **VLIW** Bundle

• One wide instruction contains multiple ops (e.g., load, add, store)

Out of Order Cupersoler VIIIA

• All ops are issued together and must be independent

# VS VLIW vs Out-of-Order Superscalar

| Aspect              | Out-of-Order Superscalar VLIW |                                 |  |
|---------------------|-------------------------------|---------------------------------|--|
| ILP Detection       | At runtime (hardware)         | At compile time (software)      |  |
| Hardware Complexity | High                          | Low                             |  |
| Compiler Role       | Moderate                      | Critical                        |  |
| Branch Handling     | Dynamic prediction            | Profile-guided trace scheduling |  |
| Loop Optimization   | Hardware pipelining           | Software pipelining / unrolling |  |
| Binary Portability  | Higher                        | Lower (tied to issue width)     |  |
| Energy Efficiency   | Lower                         | Higher (simpler pipeline)       |  |

# **✓** VLIW Benefits

- Simpler, smaller, lower-power hardware
- High throughput on regular, loop-heavy code
- Especially good in DSPs, embedded, and domain-specific accelerators

# X VLIW Challenges

- Performance suffers on irregular code (e.g., branches, unpredictable loads)
- Compiler is much more complex

- Binary compatibility is **fragile** across architectures with different widths
- Harder to adapt at runtime to cache misses, stalls, mispredictions

# **Pinal Thought**

VLIW processors are a bold idea: trade off **hardware complexity for compiler sophistication**. If you're willing to invest in compilers, VLIW can offer **high performance** with **low hardware cost** — but it's not a universal solution.

#### Would you like:

- A diagram showing how software pipelining overlaps iterations?
- A side-by-side comparison of original loop vs unrolled vs pipelined schedule?
- A code example of trace scheduling with fix-up paths?

Let me know how you'd like to dive deeper!

You've now reached an important milestone in understanding **VLIW processors** — how to deal with **control flow and unpredictability** in a statically scheduled environment, something handled *dynamically* in out-of-order superscalars.

Let's break down and summarize what you just learned:

Summary: Predication in VLIW – Eliminating Branch Penalties

### Problem

- Hard-to-predict branches limit Instruction-Level Parallelism (ILP) in VLIW.
- Traditional control flow (branches) create pipeline bubbles.
- VLIW cannot dynamically reorder, so control flow is especially costly.
- Solution: Predication

Transform **control flow** into **data flow** using **predicate-aware instructions**.

#### **♦** Partial Predication (Conditional Moves)

- Instructions added:
  - MOVZ (Move if zero)
  - MOVNZ (Move if not zero)
- Equivalent to C's ternary operator:

- x = c?d:e;
- Effect:
  - o Turns an if-then-else into **no branches**, just data moves.
  - o Avoids branch misprediction stalls.

#### **\*\*** Trade-Offs:

- Both sides of the branch might execute fully.
- Wasted execution if one side dominates or has heavy computations.
- Useful for **short branches**, less so for **large or unbalanced** control paths.

#### Full Predication

- Every instruction (or nearly every) is conditionally executed based on predicate registers.
- Syntax:
- (P1) ADD R1, R2, R3 // Only executes if P1 is true
- Requires:
  - Predicate registers set beforehand (e.g., P1 = (a < b)).
  - No need for branches or conditional moves.

### **Benefits:**

- Eliminates many branches (~50% as shown in research).
- Enables aggressive instruction scheduling fill VLIW slots without worrying about control flow.

#### **Complexity:**

- Compiler must manage predicate logic correctly.
- Not always worth it for deeply nested or large branches.
- Introduced in architectures like HP PA-RISC, IA-64 (Itanium).

### **III** Comparison: Partial vs Full Predication

| Feature        | Partial Predication              | Full Predication                      |
|----------------|----------------------------------|---------------------------------------|
| Scope          | Specific instructions (e.g., MOV | Z) Almost all instructions            |
| Cost           | Lower hardware complexity        | Higher hardware + compiler complexity |
| Branch Removal | Limited                          | Extensive (50%+ in some apps)         |

| Feature             | Partial Predication   | Full Predication                    |
|---------------------|-----------------------|-------------------------------------|
| Best For            | Simple if-then cases  | Complex branching control           |
| Code Expansion Risk | High for big branches | Minimal if predication is selective |

### **Mhen to Use Which?**

| Scenario | Best Approach |
|----------|---------------|
|----------|---------------|

Short, balanced branches Partial predication

Many short conditional computations Full predication

Deeply unbalanced branches (e.g., 1000 ops vs 2 ops)

Use regular branches

5)

Performance-critical, loop-heavy kernels

Combine with software pipelining + predication



Predication allows **compiler-controlled speculative execution**.

Instead of *predicting* the branch, **both paths can be computed**, and the correct one is selected — **without branching**.

# What's Next?

In the next lecture, you'll explore:

- Dynamic events like cache misses, variable memory latency
- How VLIW handles these without the dynamic flexibility of out-of-order execution
- More code motion techniques across branches and memory ops

#### Would you like:

- A visual diagram showing how predication removes a branch?
- A code example of transforming a real if-else block to predicated VLIW-style code?
- · Practice quiz questions to reinforce these concepts?

Let me know how you want to solidify this learning!

You've now completed an **in-depth exploration of predication in VLIW (Very Long Instruction Word)** architectures — one of the most powerful strategies for overcoming the limitations of **static scheduling** and **branch mispredictions** in VLIWs.

Let's organize the key ideas you've learned into a clear summary for your notes or exam prep.

**OVLIW** Instruction Encoding and the Role of Predication

### **♦ VLIW Encoding Challenges**

- VLIW executes multiple operations in one very long instruction.
- Machines like the Multiflow Trace Processor could execute up to 20+ instructions in parallel!
- This leads to:
  - Large instruction word size
  - o **Lots of no-ops** if parallelism is not available
  - o Wasted instruction cache bandwidth

#### **%** Solutions to Encoding Bloat:

- 1. Compressed Encoding (Cydra-5):
  - o Use compact representations in memory.
  - o Expand into wide VLIW format upon cache load.
- 2. Bundles with Markers (Intel Itanium / IA-64):
  - o Use **fixed-size bundles** (e.g., 3 instructions) with **continuation bits**.
  - o Supports hybrid fixed-variable length layout.

#### Why Predication?

- Branches hurt VLIWs more than Out-of-Order superscalars:
  - o Superscalars can dynamically re-schedule after misprediction.
  - VLIWs can't, because everything is statically scheduled.
- **Key idea**: Eliminate hard-to-predict branches by **executing both paths** and choosing result using **predicated instructions**.
- **✓** Partial Predication (Conditional Move / C-Move)
- **\*** Instructions Added:
  - MOVZ Move if Zero
  - MOVNZ Move if Not Zero

# C equivalent:

```
x = (a < b) ? a : b;
```

### Benefit:

- Eliminates short, unpredictable branches.
- Execution time is **constant** regardless of the condition outcome.

### **↑** Trade-Off:

- Both paths always execute → redundant computation.
- Acceptable only for small code blocks ("code hammocks").

### **✓** Full Predication

#### Definition:

- All or most instructions can be nullified by a predicate register.
- Each instruction has a predicate condition:
- (p1) ADD R1, R2, R3; Only executes if p1 == 1

### Requirements:

- Predicate register file (1-bit true/false flags)
- Compare instruction must **set both p and !p** (p and p-bar)

#### **Example:**

#### Code:

```
if (a == b) {
    x = a + b;
} else {
    x = a - b;
}
```

#### With Full Predication:

```
CMP_EQ P1, P2, R1, R2 ; if R1 == R2 \rightarrow P1 = 1, P2 = 0 (P1) ADD R3, R1, R2 ; if true path (P2) SUB R3, R1, R2 ; if false path
```

Both instructions issue in parallel in a VLIW slot!

# **Q** Compiler Insight: Why This Matters

- Predication converts control flow → data flow, enabling:
  - o Better instruction packing (VLIW slots filled more efficiently)
  - o More predictable execution paths (no control hazards)
  - Reduced branch misprediction penalties
- In practice:
  - o ~50% of branches can be eliminated via full predication ([Mahlke et al., 1995])
  - o Works best when if/else blocks are short and balanced

# When to Use Predication?

| Case                                                     | Use Predication? | Reason                               |
|----------------------------------------------------------|------------------|--------------------------------------|
| Short, balanced branches (1–3 instructions per side)     | <b>✓</b> Yes     | Branch penalty outweighs duplication |
| Long and balanced branches (1000+ instructions per side) | <b>X</b> No      | Duplicates too much work             |
| Unbalanced (e.g., 3 vs 1000 instructions)                | <b>X</b> No      | Still too expensive to duplicate     |
| Unpredictable branches (data-dependent)                  | ✓ Yes            | Predication avoids mispredict stalls |

### **X** Summary Table

| Feature                                 | Partial Predication                         | Full Predication             |
|-----------------------------------------|---------------------------------------------|------------------------------|
| Instructions affected Few (MOVZ, MOVNZ) |                                             | Most or all                  |
| Control conversion                      | Small if-else to data flow                  | General if-else to data flow |
| Parallelism gain                        | Medium                                      | High                         |
| Code bloat risk                         | High for large branches                     | Lower due to finer control   |
| Hardware cost                           | Low                                         | High (predicate file, logic) |
| Used in                                 | x86 (CMOV), MIPS (MOVZ) Itanium, HP PlayDoh |                              |

**Predication is the cornerstone** for adapting static VLIW architectures to behave more like dynamic superscalars — without needing complex out-of-order hardware.

#### Would you like:

- A diagram comparing normal branches vs predication?
- A real-world code transformation (C → VLIW predicated)?
- Some short exercises or quiz to practice?

Let me know how you want to proceed!

This lecture covers advanced techniques used in VLIW (Very Long Instruction Word) processors to extract Instruction-Level Parallelism (ILP)—particularly how to adapt some of the dynamic capabilities from superscalar processors into the statically scheduled world of VLIW. Here's a summarized breakdown of the key points:

# Overview

VLIW relies on **static scheduling**, which is done by the compiler, unlike superscalar processors that do dynamic, hardware-based scheduling. But to gain comparable performance, VLIWs must use **speculation and code motion techniques** to enable more aggressive instruction scheduling.

# Part 1: Dynamic Events vs. Static Scheduling

- **Dynamic events** like exceptions, page faults, or interrupts are unpredictable at compile time.
- Superscalars handle these at runtime; VLIWs need **compiler support** and **ISA** (Instruction Set Architecture) extensions to handle speculative behaviors statically.

# **Code Motion**

- Reordering instructions to **hide latencies**, improve alignment, or enable better bundling.
- Loads are typically moved **upward (earlier)** to hide cache/memory latency.
- Stores are moved **downward (later)** since their result isn't needed immediately.
- Must preserve dependencies: e.g., cannot reorder a read before the write it depends on.

#### Speculation in VLIW

#### 1. Control Speculation

#### **Problem:**

 Moving a load instruction before a branch can lead to incorrect exceptions if the branch was supposed to skip the load.

#### Solution:

- Use **speculative instructions** like Load.s (Itanium example):
  - These do not raise faults on exception (e.g., page fault), but mark the result register as "invalid" (NaT Not a Thing).
- Add a **check instruction** (Check.s):
  - Placed later in the program after the branch to verify if speculative execution was successful.
  - o If not, it **jumps to fix-up code**, re-executing the load and any dependent instructions.

⚠ These speculative results **propagate**—any operation using a poisoned register remains poisoned until checked.

#### 2. Data Speculation

#### **Problem:**

- Cannot safely reorder a load above a store if addresses may alias.
- In a conservative compiler, this stops many reorderings.

#### Solution:

- Add hardware support to validate speculated memory behavior:
  - Use Load.a (Advanced Load) and Check.a instructions.
  - Maintain an ALAT (Advanced Load Address Table):
    - Tracks addresses of advanced loads.
    - Stores remove matching addresses from ALAT (indicating a possible alias).
    - Check.a verifies if address is still in ALAT:
      - If yes → Load was safe.
      - If no → Load must be re-executed (with fix-up code).

### **Summary of Steps:**

- 1. Load.a: Performs load, adds address to ALAT.
- 2. **Store**: If it writes to same address → Removes it from ALAT.
- 3. **Check.a**: Confirms address still safe, otherwise triggers fix-up.

#### ALAT – Advanced Load Address Table

- Content-addressable memory structure.
- Tracks:

- Address
- Size of load
- o Target register
- Modified by speculative load and store instructions.
- Ensures correctness when reordering memory ops.

### **Other VLIW Enhancements**

#### 3. Multi-Way Branching

- Problem:
  - o VLIWs often waste instruction slots due to control dependencies.
- Solution:
  - Support multiple branches in one bundle.
  - Uses predicate registers to enable parallel branch decisions.
  - Hardware resolves which branch takes priority if multiple are "taken".
  - o Used in **Itanium**, with rules to resolve conflicts in priority order.

# Key Takeaways

| Purpose                                  | Hardware/ISA Needed                                                                                                 |
|------------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| Reorder instructions to tolerate latency | None beyond compiler logic                                                                                          |
| Move loads above branches safely         | Speculative loads (Load.s) and checks (Check.s), NaT bits                                                           |
| Reorder loads & stores without aliasing  | ALAT + Load.a / Check.a                                                                                             |
| Better control flow handling             | Predicate registers + branch priority logic                                                                         |
|                                          | Reorder instructions to tolerate latency  Move loads above branches safely  Reorder loads & stores without aliasing |

If you'd like diagrams, code examples, or a quiz to test your understanding, just let me know!

Thanks for sharing this very comprehensive and insightful case study of the **Intel Itanium** and the **IA-64/EPIC (Explicitly Parallel Instruction Computing)** architecture. Here's a brief summary and key takeaways from this long but fascinating story for your reference or review:

#### Case Study: Intel Itanium (IA-64 / EPIC Architecture)

# **✓** Vision and Design Goals

- Aimed to be Intel's 64-bit replacement for x86.
- Jointly developed by Intel and HP for high-performance computing (e.g., servers/mainframes).
- Based on **VLIW-like principles**, but more advanced hence the name **EPIC**.
- Explicitly encoded instruction-level parallelism (ILP) via the compiler.

#### **Core Features**

- 128-bit instruction bundles: Pack 3 instructions + template bits that describe parallelism.
- **Rotating register files**: Automatically shift register naming each loop iteration helps with software pipelining.
- **128 GPRs + 128 FPRs + Predicate registers**: Meant to reduce need for dynamic renaming by giving compiler more control.
- **Full predication** support: Remove many control hazards by converting branches into predicates.
- **Static scheduling**: Compiler schedules instructions assuming known latencies and parallelism.

#### **Major Implementations**

- Merced (2001): First Itanium, plagued by delays and poor performance.
- McKinley (second-gen): Improved performance and features.
- **Poulson** (2011): 8 cores, 12-issue superscalar, 32MB shared L3 cache very powerful but very niche.

#### Why Itanium Ultimately Failed

- 1. **Compiler complexity**: ILP had to be fully extracted at compile-time hard, unreliable, and architecture-specific.
- 2. **Microarchitectural inflexibility**: Locked down by ISA design, leaving little room for microarchitects to innovate.
- 3. **X** Low initial performance: First chip (Merced) had underwhelming performance and clock rates.
- 4. **Code bloat**: Large instruction bundles and overuse of registers increased binary size.

- 5. **Poor backwards compatibility**: Unlike AMD64, Itanium wasn't compatible with existing x86 software.
- 6. **Out-of-order superscalar architectures improved**: Industry found ways to build fast, dynamic schedulers (e.g., Intel Core, AMD Zen).
- 7. **AMD64 won the market**: Simple x86-64 extension was what customers really wanted compatibility + wider registers.

#### **Ironic Outcome**

- Itanium helped eliminate alternative workstation ISAs like SPARC, MIPS, PA-RISC, etc.
- But the replacement wasn't Itanium it was x86-64 (AMD64/Intel 64).
- Today's chips (e.g., Intel Core i9, AMD Ryzen, etc.) are out-of-order superscalars, not VLIW/EPIC.

#### **Lessons Learned**

- Hardware-software co-design is essential, but too much reliance on the compiler makes systems fragile.
- Compatibility and incremental upgrades (like AMD64) often win over revolutionary but incompatible designs.
- Microarchitectural flexibility is key ISAs shouldn't straitjacket microarchitects.

Would you like a visual summary (diagram/timeline) or quiz-style review of this?

Thanks for continuing the lecture. Here's a **summary and clarification** of the concepts you're covering around **branch prediction**, focusing on **outcome and target prediction** and **where and why challenges arise in a pipeline**:

#### Branch Prediction Overview

Branch prediction is **not just about guessing taken/not-taken**—it involves:

#### 1. Branch Outcome Prediction

- What it means: Is the branch taken or not taken?
- Why it's "easier": Even random or simple strategies (e.g., always "taken") can achieve ~50% accuracy.
- Goal: Use patterns, history, or heuristics to improve prediction beyond random guessing.

#### 2. Target Address Prediction

• What it means: Where is the branch going (the target PC)?

- Why it's hard: You need the exact target address. Guessing wrong stalls the pipeline.
- **Even harder** for indirect branches (e.g., jr \$ra) where the target comes from a **register**, not immediate.

# Pipeline Stages and When Info Becomes Available

Let's assume a **6-stage pipeline**:

- 1. Fetch
- 2. Decode
- 3. Issue
- 4. Execute
- 5. Memory
- 6. Writeback

# Target Address Availability:

- For direct jumps and branches (like beq, j):
   Target is computed using immediate/PC-relative addressing → available at end of Decode.
- For register-based jumps (like jr \$ra or jalr):
   Target comes from register → only known after Execute, once data is read and forwarded.

# Branch Outcome Availability:

- For simple conditions (e.g., branch if zero):
   You might resolve outcome early in Decode if you do a compare-to-zero trick.
- For full register-register compares (e.g., beq \$r1, \$r2):
   Must wait until end of Execute, since both register values might require forwarding.

So by the time you *really* know if a conditional branch is taken and where it goes, you're already multiple cycles deep into the pipeline — too late to avoid stalling or flushing if you're wrong.

# **Why Prediction Matters**

- To avoid **stalls and pipeline flushes**, we need to *speculate*:
  - o Branch Outcome → Should we continue with next instruction or jump?
  - o Branch Target → If we're jumping, where?

# Summary of Prediction Needs

### **Branch Type Outcome Prediction Needed? Target Known Early?**

#### Would you like to go into:

- Branch prediction hardware techniques (1-bit/2-bit predictors, BTBs, etc.)?
- The difference between **static** and **dynamic** prediction?
- How modern CPUs like Intel/AMD handle branch prediction?

You're diving deep into **static and early hardware-based branch prediction techniques**, so let me break this into a clear, structured summary and analysis of what you've covered so far:

# **✓** Static Branch Prediction Techniques

Static predictions are made without runtime information. They're generally simple, cheap, but less accurate compared to dynamic predictors.

#### 1. Branch Delay Slots (not true prediction)

- Originally used to hide control hazards.
- Compiler tries to fill slots with useful work (instructions that are independent of the branch).
- Downside:
  - o Difficult to fill—only ~70% success rate for 1 slot, <50% for 2 slots.
  - Modern dynamic prediction can easily beat this (~95–99%).
- Verdict: Obsolete in high-performance designs. Complexity moved to predictors.

#### 2. Static Predictions Based on Heuristics

These are "rules of thumb" built into either hardware or compiler logic:

# Always Predict Not Taken

- Fetch fall-through (PC + 4) unconditionally.
- Simple and fast.
- **Problem**: All loop-ending branches (which are backward) are mispredicted.

# Always Predict Taken

Harder to implement since the branch target isn't known until Decode stage.

- **Problem**: Can't speculatively fetch the correct instruction without early target computation.
- Also poor for forward branches (common in if-else).

## **Directional Prediction:**

- Backward branches → predict taken
- Forward branches → predict not taken
- Matches loop behavior: Loops are usually **backward and taken**, if-else branches are **forward** and less likely taken.
- **Better than always-taken/not-taken**, but still lacks runtime adaptation.
- Accuracy still much lower than dynamic prediction.

### 3. Compiler Hints (br.t, br.nt)

- ISA includes hints for branch direction:
  - o br.t: statically predicted taken.
  - o br.nt: predicted not taken.
- Compiler decides, optionally using profiling (running program beforehand).
- High potential accuracy (80–90%) especially for:
  - o Loops
  - Error-checking code paths (rarely taken)
- Used in Itanium, MIPS, Motorola 68K (partially), etc.
- Still static, so no learning at runtime.

### Compiler can also:

- Restructure code to help hardware (e.g. put likely-taken path as fall-through).
- Move code around to make static prediction more accurate.

### Why Static Prediction Falls Short

| Limitation                     | Explanation                                                                              |
|--------------------------------|------------------------------------------------------------------------------------------|
| X Low accuracy                 | Even with profiling or hints, can't adapt to <b>dynamic inputs or runtime behavior</b> . |
| ★ Target address unknown early | Especially for taken branches, we don't know the exact jump target at Fetch.             |

### Limitation

### **Explanation**



Static prediction can't adapt to patterns across executions or datadependent behavior.

Transition Point: Motivation for Dynamic Prediction

Static prediction is:

- Cheap 🗸
- Simple <
- But inflexible X
- → This motivates dynamic (hardware-based) branch prediction:
  - Uses history of past outcomes.
  - Tracks branches with predictors (e.g. 1-bit, 2-bit saturating counters, correlating predictors, branch target buffers (BTB), etc).
  - Achieves ~98–99% accuracy in modern CPUs.

Would you like me to continue the summary for dynamic branch prediction and the various predictor architectures (like 1-bit, 2-bit, GShare, Tournament, BTB, etc.)?

Great — you've just completed a deep dive into the second half of control hazard mitigation: target address prediction. Here's a structured summary of the key takeaways:

# Recap of Control Hazards: Two Main Challenges

- 1. Outcome Prediction
  - $\rightarrow$  Is the branch taken or not taken?
- 2. Target Address Prediction
  - $\rightarrow$  If taken, where exactly do we go?

# **Target Address Prediction**

Predicting where to branch is harder than predicting whether to branch because:

- The target address is not known until **Decode** or later.
- For some branches (like jump register), the target is not in the instruction but in a register value, making it even harder.

# 1. Static Techniques

### ➤ Software-scheduled target setup (e.g., SH-5's PTA)

- Prepared Target Address (PTA) decouples the computation of a branch target from the branch instruction itself.
- Architecture provides an instruction to **preload** the branch target.
- Advantage: Target can be known early (during fetch).
- Downside: Requires compiler support and ISA changes.

## 2. Branch Target Buffer (BTB)

## What is it?

- A cache indexed by PC that stores previously seen branch targets.
- On **Fetch**: parallel to PC+4 path, BTB predicts the next PC for **taken branches**.
- Works well when branches are taken repeatedly with the same target (like loops).

## Key Design Features:

- Indexed by PC; uses a tag to avoid aliasing.
- Only holds branches (saves space).
- Typically **set-associative** (e.g., 2-way or 4-way).
- No need to decode instruction first  $\rightarrow$  can operate early in pipeline.

## Training:

- On first execution → miss (BTB miss).
- On second execution → prediction available.

## **?** What if we don't care about exact PC?

### ➤ Line Predictor

- Predicts which cache line to fetch from instruction cache.
- Doesn't predict exact PC, just which line to grab.
- May have **no valid bit or tag check**, so **faster but more error-prone**.
- Trade-off: **speed vs. accuracy**.

# **☑** 3. Jump Register (JR) Prediction

### JR = Harder

• Target is in a **register**, not part of instruction → can't be predicted easily at Fetch.

- Used in:
  - Switch statements
  - C++ virtual functions
  - Function returns

### BTB for JR: Mixed results

Use Case Prediction Success

Switch stmt Decent if same case repeats

C++ virtual calls Very good (object rarely changes)

Function returns Poor – same return site, multiple call sites confuse BTB

# 4. Return Address Stack (RAS)

Designed specifically for subroutine returns.

### **How It Works:**

- On a **function call (jal)** → push return address onto RAS.
- On a **return (jr)** → pop from RAS and use as predicted return PC.
- Always accurate unless:
  - Stack overflows (too deep recursion)
  - Stack underflows (mismatch or corruption)

### **Special Instructions:**

- Some ISAs (e.g., x86's CALL and RET) signal to hardware when to push/pop.
- Helps distinguish from generic jump instructions.

# 5. Way Prediction

Used when instruction cache is set-associative.

### **Problem:**

- Fetch stage must choose the correct way (e.g., way 0 vs. way 1) to access.
- If wrong → miss penalty even if data is in cache.

### Solution:

- Use a **predictor** (similar to branch prediction) to guess which **way** the next instruction will be in.
- Especially useful in multi-way instruction caches.

## Summary Table

| Technique               | Solves for                                              | Туре   | Accuracy/Notes                            |
|-------------------------|---------------------------------------------------------|--------|-------------------------------------------|
| Delay Slots             | Outcome only                                            | Static | Low, hard to fill                         |
| br.t / br.nt hints      | Outcome                                                 | Static | Good with profiling                       |
| Predict Taken/Not Taker | n Outcome                                               | Static | Simple, poor for loops                    |
| Backward = Taken        | Outcome                                                 | Static | Better than random                        |
| Branch Target Buffer    | Target Address                                          | Dynami | c Learns well for loops, limited aliasing |
| Line Predictor          | tor Target Address (rough) Dynamic Fast, lower accuracy |        |                                           |
| Return Address Stack    | Target for jr                                           | Dynami | c Excellent for subroutine returns        |
| Way Predictor           | Instruction cache way                                   | Dynami | c Needed for fast associative I-cache     |
|                         |                                                         |        |                                           |

Would you like to go deeper into dynamic multi-level branch predictors (e.g., GShare, Two-level adaptive, Tournament predictors), or are you ready to move on to caches and memory hierarchies next?

You've just worked through a deep and important lecture on advanced cache optimizations, specifically focusing on write pipelining in caches. Here's a structured summary and key takeaways to help cement the concepts:

### The Problem: Writes in Caches Are Sequential

When performing a write to a cache:

- You must first do a tag check (check if the address is in the cache).
- Then write the data only if it hits.
- If done blindly (without tag check), you risk corrupting unrelated data.

## Why is this a problem?

- It requires **sequential operations**: tag check → then data write.
- Doing both in **one cycle** is hard and affects **clock speed**.

## **X** Optimization Approaches for Write Performance



### 1. Multi-Ported Caches

Allows **simultaneous read and write** to the same address.

- Write is done speculatively while saving the old value.
- On a miss, you undo the speculative write using a side buffer (like a victim cache).

Rare in real designs due to complexity and area overhead.

## 2. Fully Associative Caches

- No fixed indexing → you search all entries using **CAM** (Content Addressable Memory).
- Tag check is **inherent** to the access, so not adding delay.
- Good for **small caches** (e.g., TLBs, victim caches), not scalable for large caches.

# **☑** 3. Pipelined Cache Writes **☑** (Main focus today)

## **X** Key Idea:

Split the tag check and data write into separate pipeline stages.

## // Implementation:

- In **M stage**: do tag check.
- Don't access the data array immediately.
- Instead, place the write data and address in a delayed write buffer.
- At a later time (e.g., a free cycle or while another store is doing tag check), perform the actual data write.

# Buffer: "Delayed Cache Buffer" or Store Buffer

- Stores:
  - Tag checked address
  - Store data
- Must support **bypass logic** for loads (i.e., if load address matches buffered store, return the buffered value).

# What happens if there's a Load while there's data in the store buffer?

- Bypass needed!
- On a load, search the store buffer to see if the most recent write (to the same address) is pending.
- If match → forward/bypass the buffered value.

# Interleaving Stores

### A nice trick:

- Store 1 uses tag array but not data array (in M stage).
- Store 2 uses tag array → while Store 1 uses data array → pipelines work concurrently.

This increases throughput and cache bandwidth.

# **@** Evaluating Pipelined Caches

| Performance<br>Factor | Impact          | Explanation                                                                                                   |
|-----------------------|-----------------|---------------------------------------------------------------------------------------------------------------|
| Miss Rate             | 💢 No effect     | No change to size or associativity                                                                            |
| Miss Penalty          | 💢 No effect     | Still takes same time to go to next memory level                                                              |
| Hit Time              | Could be + or – | - Tag check and data write split $\rightarrow$ shorter cycle (+) - But need extra logic and buffer checks (–) |
| Bandwidth             | Improved        | Multiple store operations can be overlapped                                                                   |

## Wrap-Up Concepts

### Why do this?

- Better CPU utilization (don't stall on every store).
- Improved instruction throughput.
- Prepares the ground for more advanced memory systems (out-of-order, memory disambiguation).

### Nesign Considerations:

- Store buffer size: Small (2–4 entries typical).
- Associative search: Needed for bypassing logic.
- **Timing**: Must be coordinated with cache availability.

Would you like a **diagram** of the pipelined write logic or a **quiz-style summary** to reinforce the ideas?

**Summary: Multi-Level Cache Optimization in Modern Processors** 

## **Why Multi-Level Caches?**

• Motivation: It is hard to build a cache that is both large and fast.

- **Solution**: Introduce a hierarchy of caches:
  - Level 1 (L1): Small, fast, close to CPU.
  - Level 2 (L2): Larger, slower, still on-chip.
  - Level 3 (L3)/Level 4 (L4): Even larger, slower, sometimes off-chip or embedded DRAM.

# Key Concepts Introduced

### 1. Local Miss Rate:

- o #misses in a cache / #accesses to that cache
- o Reflects how well an individual cache performs.

### 2. Global Miss Rate:

- o #misses in the cache / #memory accesses from CPU
- Takes into account filtering by higher-level caches.

## 3. Misses per Instruction (MPI):

- #cache misses / #instructions
- o Normalizes for memory intensity of the workload.

## Impact of L2 on L1 Design

### • Smaller L1 Possible:

- L2 acts as a backup, allowing L1 to shrink.
- Smaller L1 = faster access, lower energy.

### • Write-through L1 becomes viable:

- Normally avoided due to memory bandwidth limits.
- With L2 buffering, L1 can write-through to L2.
- Simplifies:
  - Control logic
  - Pipeline integration
  - Cache coherence (fewer dirty evictions)
  - Soft error handling (e.g., just invalidate on bit flip)

## Cache Inclusion Policies

### Inclusive Cache:

- Everything in L1 must also be in L2.
- Simplifies external snooping: only check L2.

### • Exclusive Cache:

- o L1 and L2 contain **disjoint** sets of data.
- o On eviction from L1, data moves to L2.
- Saves space by avoiding duplicates.
- o Adds complexity: requires swap logic.

## Real-World Examples

### • Intel Itanium-2:

- o L1: 16KB, 1-cycle latency.
- L2: 256KB, 5-cycle latency.
- L3: 3MB, 12-cycle latency.

### • IBM Power7:

- o 8-core.
- L1: 32KB per core, 3-cycle latency.
- L2: 256KB per core, 8-cycle latency.
- L3: 32MB shared, 25-cycle latency (embedded DRAM).

## **III** Design Rule of Thumb

### • 8× Rule:

- o Each cache level should be at least **8 times larger** than the previous one.
- o Balances added latency with reduced miss rate.
- o Empirical guideline widely followed.

## Scoreboard of Benefits

## Optimization Miss Rate Miss Penalty Hit Time Bandwidth

## **S** Final Thoughts

- Multi-level caches are **critical** for modern processor performance.
- They allow architectural trade-offs between latency, area, energy, and complexity.
- The **design of upper-level caches directly influences** L1 characteristics and overall system behavior.

Let me know if you'd like diagrams or examples for any part!

Here is a **comprehensive summary** of the lecture on **prefetching** in computer architecture:

## **What is Prefetching?**

Prefetching is a **speculative technique** where the processor anticipates the need for **future data or instructions** and **fetches them early**—before they are explicitly requested by the CPU. The goal is to **reduce memory latency** and **cache miss penalties** by preloading data closer to the processor.

## Types of Prefetching

### 1. Hardware Prefetching

- o Performed entirely by hardware.
- Detects access patterns (like linear or strided) and fetches data based on those predictions.

### 2. Software Prefetching

- Done by the compiler or programmer.
- o Insert explicit prefetch instructions or memory access hints in the code.

### 3. Hybrid (Software-Guided Hardware Prefetching)

 Software gives hints (e.g., prefetch instructions) to hardware, which decides whether and when to prefetch.

### What Cache Misses Are Affected?

- Helps:
  - **Compulsory Misses** (cold misses): Prefetching can bring data before its first use, avoiding the miss entirely.
- Hurts or Has No Effect On:
  - **Capacity Misses**: May **pollute** the cache with unneeded data, effectively reducing usable capacity.
  - **Conflict Misses**: Prefetched data might evict useful data, increasing conflict misses.

### Challenges of Prefetching

### 1. Timeliness

- Too early: Data may be evicted before use.
- Too late: Prefetch arrives after the demand, offering no benefit.

### 2. Usefulness

- o The prefetched data must be **used soon** after being loaded.
- Otherwise, it wastes cache space and memory bandwidth.

### 3. Bandwidth Pollution

- o Especially critical in multicore systems where off-chip bandwidth is a scarce resource.
- Poor prefetching wastes this resource.

## Instruction vs. Data Prefetching

### **Instruction Prefetching**

- More **predictable** due to linear code execution (e.g., in loops).
- E.g., Alpha 21064 used a stream buffer to prefetch next instruction block after a miss.

### **Data Prefetching**

- More **irregular** and **hard to predict**.
- Often uses **prefetch-on-miss** or **N-block lookahead** strategies.
- May also use **stride detection**, e.g., accessing every Nth element in structured arrays.

# 🦚 Advanced Data Prefetching

### Strided Access Prefetching

- Detects patterns like accessing elements at address: b, b+N, b+2N, etc.
- Hardware like Power5 had 8 independent stride prefetchers, capable of fetching 12 lines ahead.

### Software Prefetching

Programmer or compiler adds prefetch commands like: prefetch(a[i+P]); prefetch(b[i+P]);

- **Key Design Challenge**: Choosing the right **prefetch distance (P)**:
  - o Too small: Prefetch too late.
  - o Too large: Prefetch too early and pollutes the cache.
- Complications:
  - o Hardware prefetcher behavior is unknown.
  - Miss latency varies by architecture.
  - o Static compiler decisions vs. dynamic runtime behavior.

## Impact of Prefetching on Cache Metrics

Metric Effect of Prefetching

**Miss Rate** Reduced (fewer compulsory misses)

Miss Penalty Lowered if prefetch in flight at demand

Hit Time X Typically not affected

**Bandwidth** X Can be hurt if prefetching is poor

## Takeaways

- Prefetching is a **speculative performance optimization**.
- It works best when:
  - o Access patterns are predictable (e.g., loops).
  - o Prefetches are timely and useful.
- It can hurt performance if not used carefully due to pollution and bandwidth waste.

Let me know if you'd like a diagram or table summarizing these concepts visually!

Here's a structured summary of the key concepts from your video transcript on **what software** (especially compilers) can do for memory systems and caches, along with practical examples and insights:

# Software & Compiler-Level Cache Optimizations

- 1. Padding and Data Structure Alignment
  - Why? To improve spatial locality and avoid cache conflicts.

- How? Compilers add extra bytes (padding) between data fields to align them with cache lines.
- **Result:** Fewer cache misses, better performance even if memory is "wasted".

### 2. Non-Temporal Hints & No-Allocate Bits

- Goal: Avoid polluting the cache with data that will only be used once.
- How?
  - Use special instructions or page table bits to mark memory as non-cacheable.
  - Use "non-temporal loads/stores" to bypass the cache.
- Result: Lower cache miss rate and better utilization of cache space.

### 3. Cache Flushing and Invalidating

- Flush & Invalidate (e.g., clflush on x86):
  - Flush dirty cache lines to memory and invalidate them.
  - o Useful when software knows data won't be reused soon.
- Invalidate only:
  - Just marks cache lines as invalid without writing back dirty data.
  - Used in scratchpad-like memory regions.

### 4. Zero-Initialization Shortcut

- Use **special instructions** to pre-fill a cache line with **zeroes** (without fetching backing data).
- Then, you can write actual values to that cache line without paying the memory fetch cost.
- Benefit: Saves bandwidth to higher memory levels.
- Code-Level Optimizations by the Compiler
- **S** Loop Interchange
  - **Problem:** Poor spatial locality due to row-major array layout and wrong loop order.
  - **Fix:** Swap loops so inner loop strides over **contiguous memory locations**.
  - Benefit: Spatial locality improves, reducing cache misses.

### **O** Loop Fusion

• **Problem:** Separate loops access the same arrays repeatedly, causing evictions.

- Fix: Merge loops to use data while it's still in the cache.
- Benefit: Temporal locality improves.

## Matrix Multiply: Blocking (Tiling) Optimization

### Naïve Approach:

- Multiple nested loops.
- Access patterns result in:
  - o Poor spatial locality on columns.
  - o Poor temporal locality due to cache evictions.

### **Blocking/Tiling:**

- Break matrices into sub-blocks (tiles) and compute partial results.
- Result:
  - o Reuse data in smaller working sets.
  - Reduces cache misses.
  - o Improves both temporal and spatial locality.

## Impact on Cache Performance Metrics

| Metric           | Can Software<br>Help? | How?                                                                 |
|------------------|-----------------------|----------------------------------------------------------------------|
| Hit Time         | <b>X</b> No           | Hardware-limited                                                     |
| Miss Penalty     | ✓ Yes                 | Reduce accesses to slower L2/L3 via better locality (e.g., blocking) |
| Bandwidth<br>Use | ✓ Yes                 | Non-temporal hints, zero initialization                              |
| Miss Rate        | ✓ Yes                 | Loop transformations, data layout changes                            |

# **Conclusion**

Software—especially **compilers and programmers**—can greatly influence cache behavior using:

- Data structure layout
- Instruction-level hints
- Loop transformations (fusion/interchange)

Blocking/tiled computations

All these techniques aim to **reduce memory latency and bandwidth** pressure, **increase cache hits**, and **optimize runtime performance** on modern processors.

Let me know if you want diagrams or pseudocode examples for any of these optimizations!

Here's a clear and concise **summary of Critical Word First and Early Restart**, two cache miss handling techniques:

## Purpose

Both techniques aim to **reduce CPU stall time** during a cache miss by **partially overlapping memory access with execution**, instead of waiting for the **entire cache line** to be fetched from memory.

## 1. Critical Word First

- Idea: Request the specific word the CPU needs (the critical word) first from memory.
- How it works:
  - o DRAM typically transfers data in bursts (e.g., 8 words per line).
  - o Instead of sending words in order  $(0 \rightarrow 1 \rightarrow 2 \rightarrow ...)$ , memory starts with the **requested word** (e.g., word 3), then wraps around  $(3 \rightarrow 4 \rightarrow ... \rightarrow 7 \rightarrow 0 \rightarrow 1 \rightarrow 2)$ .
- Benefit:
  - The CPU can resume execution as soon as the critical word arrives, even before the rest of the cache line is filled.
- Downside:
  - Minor benefit you only save up to N-1 cycles, where N is the number of words per cache line.
  - o Adds hardware complexity to reorder data.

### 2. Z Early Restart

- Idea: Keep returning data from memory in the normal order, but start CPU execution as soon as the needed word arrives.
- How it works:
  - No need to rotate memory output.
  - When the memory system begins transferring words (0  $\rightarrow$  1  $\rightarrow$  ...), the cache just monitors for the requested word, and once it's here, resumes the CPU.
- Benefit:

- o Simpler than critical word first.
- Still allows partial overlap between memory fetch and CPU execution.

### Downside:

o Slightly less optimal than Critical Word First when the critical word is late in the line.

## Timing Comparison

| Technique       | Data Order                                  | When CPU Resumes         | Hardware Complexity |
|-----------------|---------------------------------------------|--------------------------|---------------------|
| No optimization | $0 \rightarrow 1 \rightarrow 2 \rightarrow$ | After entire cache line  | None                |
| Early Restart   | $0 \rightarrow 1 \rightarrow 2 \rightarrow$ | After needed word arrive | s Low               |

**Critical Word First** Needed  $\rightarrow$  next  $\rightarrow$  ... After needed word arrives Moderate/High

## Summary Insight

- Both techniques help hide some memory latency.
- Critical Word First gives slightly better performance, but is harder to implement.
- Early Restart is a simpler way to get most of the benefit.
- Neither is revolutionary, but they can help **shave off a few cycles**, which matters in performance-critical systems.

Let me know if you'd like a visual diagram or quiz-style questions on this!

Here's a clear and detailed **summary** of today's lecture on **Virtual Memory and Address Translation** in **Computer Architecture**, which overlaps with **Operating Systems**:

## **Overview of Memory Management**

Memory management has three major, orthogonal responsibilities:

### 1. N Address Translation

- Translates virtual addresses used by programs into physical addresses in memory.
- Purpose: Provides flexible memory layouts and helps combat fragmentation.
- **Fragmentation**: Happens when freed memory chunks are scattered and can't be reused effectively.
  - o Internal Fragmentation: Unused memory within allocated space.
  - o **External Fragmentation**: Free memory spread out in small chunks.

## 

- Prevents unauthorized memory access.
- Ensures that one process/user cannot read/write another's memory (e.g., bank records).
- Enables multi-user and multi-process systems.

## 3. Wirtual Memory

- Lets the system behave as if it has more RAM than physically available.
- Uses slower storage (e.g., disk, flash) as a backing store.
- Pages not currently needed are swapped to disk, freeing up physical memory.
- Enables transparent memory extension and supports larger programs.

## Early Memory Systems

## ➤ Absolute Addressing (No Translation)

- Used in early computers like EDSAC.
- Program addresses directly mapped to physical memory.
- Limitations:
  - o Only one program at a time.
  - o No memory protection or reuse.
  - No swapping or virtual memory.

# **//** Location Independence Without Translation

Even early systems needed **location-independent code**, like subroutines:

### ➤ Linkers & Loaders

- Linker:
  - o Combines compiled code (object files) into a single executable.
  - o Resolves symbols (functions, variables) across files.
  - o Can be **static** (at compile time) or **dynamic** (at runtime).

### • Loader:

- o Loads the executable into memory for execution.
- o Performs **final linking** (e.g., fix function pointers to actual addresses).
- o Dynamically loads shared libraries (.dll, .so files).

## **Rey Terms**

Term Description

Physical Address Address directly used by memory hardware (RAM).

**Virtual Address** Address used by the CPU/program, translated into physical.

**Backing Store** Disk space used to simulate extra memory (swap).

## **%** Why Virtual Addressing Matters

Feature Why it Matters

Translation Allows flexible, dynamic memory layout. Prevents fragmentation.

Protection Keeps processes/users isolated. Enables secure multitasking.

larger programs than RAM can physically hold.

## **Coming Next in the Lecture**

- Base and bound registers, segmentation, and how they provide isolation.
- Paging, page tables, TLBs, and how modern systems implement virtual memory efficiently.
- How operating systems and hardware **cooperate** to enable and manage these features.

Would you like a visual memory map or quiz to reinforce this?

Here's a detailed **summary and explanation** of the lecture section you just provided, focusing on **Paging, Page Tables, and Hierarchical Address Translation** in virtual memory systems:



# Problem:

Managing memory with variable-sized segments (like in segmentation) causes **fragmentation** and makes memory management complex.

# Solution: Paging

- Divide both virtual memory and physical memory into fixed-size blocks.
  - Virtual blocks = pages
  - Physical blocks = frames

- Common page size: 4 KB
- Each **virtual address** is split into:
  - o Page number (VPN): Which page?
  - o **Offset**: Where inside the page?

This allows **non-contiguous allocation** of memory, reduces **external fragmentation**, and simplifies memory management.

# Page Tables

- A page table maps virtual page numbers to physical frame numbers.
- Each process has its own page table.
- OS can **interleave memory pages** from different processes in physical RAM.

# Entry in Page Table Contains:

- Valid bit (is this page in memory?)
- Physical page/frame number (PPN)
- Permissions (e.g., read/write/execute)
- Optional status bits (e.g., last access time)

## Storage Challenge: Page Table Size

### **Example:**

- 32-bit address space → 4 GB
- 4 KB page size → 2122^{12} bytes per page
- Pages = 232/212=2202^{32} / 2^{12} = 2^{20} pages = 1 million entries
- 4 bytes per page table entry (PTE) → 4 MB per process
- 1,000 processes → 4 GB just for page tables!

Storing all page tables in **registers** is **infeasible**  $\rightarrow$  store in **RAM** instead.

# **Performance Problem**

### Problem:

Each memory access now requires 2 accesses:

- 1. Lookup page table entry
- 2. Fetch actual data from physical memory

In hierarchical tables: even worse — multiple lookups before actual memory access.

## Hierarchical Page Tables (Multilevel Paging)

### 🖸 Idea:

- Break one large linear page table into multiple levels.
- Each level is smaller and maps part of the address.
- A **sparse** structure: Only allocate tables for **used portions** of the address space.

### How It Works:

### Example: 2-level page table

- First part of virtual address indexes Level 1
- Level 1 points to a Level 2 page table
- Level 2 entry contains the actual **physical frame number**

You can skip huge unused areas (sparse regions), saving memory.

## Page Table in Memory

- Multilevel page tables allow allocation of each level's table in individual pages (usually one page per table).
- Solves fragmentation within page tables themselves.
- Enables dynamic and flexible memory usage.

## Context Switching

- Each process has a page table base register (PTBR).
- On a context switch (between processes), only the **base register** changes.
- Entire virtual-to-physical memory mapping changes instantly.

### Protection:

- Applications cannot modify their own page tables.
- Page tables are managed by the **OS**, operating in **privileged mode**.

## Drawbacks of Larger Pages

- Using larger pages (e.g., 2MB, 1GB):
  - Reduces number of page table entries.

- Increases internal fragmentation.
- X Increases disk I/O cost during page faults.

## **Rey Insight on Page Table Memory Use:**

**Summary Table** 

Even though a full 64-bit address space may require **terabytes** of page tables (e.g., 35 TB), most of the space is **unused** and can be **sparsely represented**, saving memory.

| Concept                     | Key Idea                                                         |
|-----------------------------|------------------------------------------------------------------|
| Paging                      | Break memory into fixed-size pages (e.g. 4 KB).                  |
| Page Table                  | Maps virtual pages to physical frames.                           |
| Hierarchical Paging         | Multi-level structure to reduce memory usage and allow sparsity. |
| Page Table Base<br>Register | Points to page table of the active process.                      |
| Sparsity                    | Only allocate page table entries for used virtual address space. |
| Protection                  | Enforced by OS, apps can't touch page tables.                    |
|                             |                                                                  |

External fragmentation reduced, internal still possible with large pages.

More memory accesses per load/store (can be mitigated with TLB —

Would you like a diagram, a practice quiz, or a flashcard set on this content?

covered later).

Here is a **summary and explanation** of the second part of the lecture, which continues the discussion on **virtual memory**, focusing on **TLBs**, **page table walkers**, and **demand paging**:

# TLB (Translation Lookaside Buffer)

# TLB Hit:

**Fragmentation** 

**Performance Cost** 

- If the virtual address is found in the **TLB** (a small, fast cache of recent page table entries), you get the **physical address** immediately.
- Fast and efficient no page table access needed.

## X TLB Miss:

Two major strategies to handle it:

## TLB Miss Handling Approaches

### 1. Hardware Page Table Walker (e.g., x86, SPARC)

- On a TLB miss, hardware **pauses the processor** and:
  - Uses the page table base register.
  - Walks the multi-level page table in RAM.
  - Recomputes the physical address.
  - Refills the TLB.
- Transparent to software, but fixed page table format required.

### 2. Software Page Table Walker (e.g., MIPS, Alpha)

- On a TLB miss, **OS handles it in software**:
  - o Gets control through a trap.
  - Walks page table in memory.
  - o Fills the TLB.
- Advantage: Flexible page table formats.
- Works well since TLB misses are rare.
- Some architectures (e.g., PowerPC) use a **hybrid approach** mostly hardware, with software help in complex cases.

## Page Table and Pipeline

- Virtual address → TLB → Cache
- If TLB is accessed **before** the cache, it adds latency to the **critical path**.
- On a miss, hardware page table walker walks through the page tables in physical memory, not virtual avoids recursive translation.
- But putting TLB in front of the cache can **slow down access**. This will be further discussed in the next lecture.

# Page Faults & Demand Paging

## What if page table entry is invalid?

- Means the page isn't in memory (e.g., it's on disk).
- A page fault occurs → control transferred to OS page fault handler.
- OS:

- Loads page from disk into RAM.
- Updates page table.
- Restarts the instruction that faulted.

# **Demand Paging**

### How it works:

- When a program starts, OS doesn't load all of it into RAM.
- Loads only the first page and starts executing.
- As new pages are needed → page faults → OS loads them on demand.
- Same logic applies to dynamically allocated memory (e.g., via malloc):
  - o malloc() returns space without actually allocating RAM.
  - RAM is only allocated when the program touches the memory (first access triggers a page fault).

## Pros:

- Saves memory.
- More programs can run concurrently.

### X Cons:

- If all programs request large memory (malloc) but don't use it immediately, OS may overcommit.
- Once programs start using the memory, RAM may run out  $\rightarrow$  out-of-memory error.

## 

**Demand Paging** 

| Component         | Role                                                                     |
|-------------------|--------------------------------------------------------------------------|
| TLB               | Fast cache of page table entries (used for address translation)          |
| TLB Miss          | Triggers a hardware or software page table walk                          |
| Page Table Walker | Responsible for walking the multi-level page table and refilling the TLB |

Page Fault Handler Loads missing pages from disk, updates page tables, resumes execution

Memory pages are loaded only when accessed, saving memory

Overcommit Risk Too many malloc() calls with lazy allocation may cause RAM exhaustion

## Visualization Flow:

- 1. Virtual Address → TLB Lookup
- 2. **TLB Hit**  $\rightarrow$  Proceed to cache/memory
- 3. TLB Miss  $\rightarrow$ 
  - Hardware/Software Page Table Walk
  - If page present in RAM → Update TLB → Retry
  - o If page not present (on disk)  $\rightarrow$  Page Fault  $\rightarrow$  OS loads page from disk  $\rightarrow$  Retry

Would you like a **diagram**, flowchart, or some practice quiz questions on this topic to review it further?

Here's a clear and structured **summary and explanation** of this next lecture section, which focuses on **how virtual memory and address translation interact with processor pipelines and caches**, particularly:

Q Lecture Summary: Virtual Memory's Influence on Cache and Pipeline Design

# **S** Context Recap

From the last lecture:

- You have **virtual memory** systems that allow more address space than physical memory.
- TLBs (Translation Lookaside Buffers) help speed up address translation.
- We discussed hardware vs software page table walkers.
- The **OS handles demand paging**, pulling memory from disk only when needed.
- This allows programs to use more memory than what is physically installed.

# Demand Paging (Deep Dive)

- **Demand Paging** means pages are only brought into memory when accessed.
- OS can kick pages out to disk to make room:
  - If the page is clean (not modified), OS doesn't need to write it to disk it's already there.
  - o If **dirty**, it must be saved to disk first.
- You'll revisit and implement demand paging if you take an Operating Systems course.
- Address Translation Recap

When an instruction or data memory reference occurs:

- 1. Virtual address is checked in the TLB.
- 2. If TLB hit:
  - Access proceeds using physical address.
  - o **Protection bits** are checked (e.g., kernel vs user access).
- 3. If TLB miss:
  - o Hardware Page Walker or Software Page Walker kicks in:
    - Hardware: Small FSM walks the multi-level page table and updates the TLB.
    - **Software:** OS trap handler walks the table in software.
  - If the page isn't in memory:
    - OS checks if it's on disk or swap.
    - If not found: **Segmentation fault / Bus error**.
    - If found: page is brought into RAM, TLB is updated, execution resumes.
- (i) Impact on Processor Pipeline Design

**Pipeline Reference: 5-Stage CPU** 

- IF (Instruction Fetch)
- ID (Instruction Decode)
- EX (Execute)
- MEM (Memory Access)
- WB (Write Back)
- Problem: TLB Access Adds Latency
  - When you put the TLB in series with the cache, you add delay to the critical path.
  - This affects both:
    - o Instruction cache (I-cache) access (slows down fetch).
    - Data cache (D-cache) access (slows down loads/stores).

### **Example:**

- You now must do:
  - 1. Virtual → Physical address translation via TLB.
  - 2. Then access cache using the translated physical address.

• These happen **sequentially**, not in parallel, increasing latency.

# **%** Solutions / Techniques

## **✓** Pipeline the TLB and Cache

- Add an extra pipeline stage:
  - o Stage 1: TLB lookup
  - Stage 2: Cache access
- Adds one cycle of delay for memory access.

Downside: Adds latency to load instructions and branch misprediction recovery.

## Optimization Insight:

- It's easier to remove TLB from the critical path on the instruction side:
  - o Instruction fetches are mostly **sequential**.
  - o Cross-page jumps (which require new TLB entries) are rare:
    - Only happen on jmp, call, or when falling off a page.

## **⚠** Data-side is harder:

- Loads/stores can hit any address.
- Virtual-to-physical translation + cache access must happen quickly.

# **✓** Summary Table

| Concept              | Description                                                                            |
|----------------------|----------------------------------------------------------------------------------------|
| <b>Demand Paging</b> | OS loads memory pages only on first access (page fault).                               |
| TLB                  | Caches page table entries for fast virtual $\rightarrow$ physical address translation. |
| Hardware Page Walker | Automatically walks page table in memory to resolve TLB misses.                        |
| Software Page Walker | OS trap handles the TLB miss and updates the TLB.                                      |

**Pipeline Integration** TLB introduces latency in critical memory/cache access paths.

**Solution** Pipeline TLB and cache access, or bypass in simple cases.

Would you like me to create a **visual diagram** showing the TLB + cache interaction in a pipeline? Or practice questions on virtual memory and pipelines?

Here's a structured summary of the Vector Computers lecture, covering the key architectural and programming concepts:

Lecture Summary: Introduction to Vector Computers



### What is a Vector Computer?

- A vector processor is designed to exploit data-level parallelism (DLP).
- Instead of executing one operation per loop iteration (load → add → store), a vector processor can operate on entire arrays at once.
- This reduces:
  - Instruction fetch and decode overhead
  - Loop control logic



### Programming Model: Vector + Scalar Registers

## Scalar Registers:

- Hold single values (like traditional registers).
- Used for control flow (branches, address calculations).

## **Vector Registers:**

- Hold many elements at once (e.g., 64 elements of 64 bits each).
- Used for data-parallel operations.

### Nector Length Register (VLR):

- Controls how many elements a vector instruction will process.
- Example:
  - $\circ$  VL = 64 → Process all 64 elements.
  - $\circ$  VL = 32 → Only process first 32 elements.



## New Instructions in Vector MIPS (VMIPS)

## **Instruction Description**

ADDVV Vector + Vector addition

**ADDVS** Vector + Scalar addition

### **Instruction Description**

LV / SV Load/store full vectors from/to memory

• Operate on whole arrays with a single instruction.

## **P** How Vector Instructions Work

- Example: Multiply two arrays A[] and B[] element-wise into C[].
- Scalar version:
  - Loop with load  $\rightarrow$  load  $\rightarrow$  mul  $\rightarrow$  store.
- Vector version:
  - o VL ← 64
  - o LV v1, A
  - o LV v2, B
  - o MULVV v3, v1, v2
  - o SV C, v3

This eliminates the loop — done in 5 instructions.

# **X** Vector Loads with Stride

- Unit stride: Load consecutive memory elements (default).
- Non-unit stride: Load elements spaced apart (e.g., every 5th).
- Uses **base + stride** addressing:
  - o LV v1, R1, stride=5 loads memory at: R1, R1+5, R1+10, ...

## Architectural Benefits

## **V** Deep Pipelines

- Vector computers like **Cray-1** used deep pipelines (e.g., 6+ stages).
- Eliminated complex bypassing logic.
- Can overlap multiple operations due to vector nature.

### Clock Rate

• Cray-1 ran at **80 MHz** in the 1970s — very fast due to pipelining.

## Memory System Design in Vector Computers

## **Memory Banking**

- Multiple memory banks are used to allow simultaneous access.
- Unit-stride access ensures bank conflicts are minimized.

## Overlapping Loads

- While one vector load is accessing memory bank A, the next can use B, C, etc.
- This hides memory latency through overlap.

## Comparison: Scalar vs Vector

| InstructionsMany per loopFew vector instructionsPipelinesMust forward/bypass Often no bypass neededMemory AccessSerialParallel across banksRegister TypeScalarScalar + Vector | Feature          | Scalar             | Vector                   |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------|--------------------------|
| Memory Access Serial Parallel across banks                                                                                                                                    | Instructions     | Many per loop      | Few vector instructions  |
|                                                                                                                                                                               | Pipelines        | Must forward/bypas | s Often no bypass needed |
| Register Type Scalar Scalar + Vector                                                                                                                                          | Memory Access    | Serial             | Parallel across banks    |
|                                                                                                                                                                               | Register Type    | Scalar             | Scalar + Vector          |
| Control Overhead High Low                                                                                                                                                     | Control Overhead | d High             | Low                      |

# Real-World Examples

- **Cray-1**: Pioneering vector supercomputer.
- **NEC SX-9**: Japanese supercomputer with long vectors (VL ~ 1000).
- Intel SSE/AVX, PowerPC Altivec: Short-vector SIMD extensions.
- **GPUs (NVIDIA/ATI)**: Evolved from graphics rendering to general vector computation (e.g., matrix operations).

## Conclusion

Vector processors:

- Drastically reduce instruction count for array-heavy computation.
- Exploit data-level parallelism.
- Efficiently use deep pipelines and memory bandwidth via banking and vector loads.

### Would you like:

- A diagram showing vector register layout and stride loads?
- A practice problem translating scalar loop code into vector instructions?
- Or notes comparing Vector vs SIMD vs GPU architectures?

Here's a clear and structured **summary** of the advanced topics from your lecture on **Vector Computers**, covering **vector chaining**, **strip mining**, **multiple lanes**, and **architectural implications**.

# Advanced Concepts in Vector Architecture

## 1. Vector Chaining

## What Is It?

- **Chaining** allows **dependent vector operations** to **start earlier**, *before* the full result of the previous vector operation is available.
- Think of it as vector-level register bypassing.

## Types of Chaining:

- 1. Register File Chaining:
  - Wait for a value to be written to the vector register, then read it.
  - o Limited overlap but better than no chaining.

### 2. Bypass Network Chaining:

- Bypass result directly between functional units.
- Enables immediate reuse of values.

### Architectural Need:

- To support bypassing efficiently:
  - Add multiple read/write ports to vector register file (e.g., 2 reads + 1 write per lane).
  - Prevent structural hazards during simultaneous access.

# **6** Goal:

- Low instruction count + high throughput using chaining between pipelines like:
- Load → Multiply → Store

# **2. Strip Mining**

Why?

Real-world arrays are often larger than the maximum vector length.

## **How It Works:**

- Break long loops into chunks equal to the vector length.
- Two possible orders:
  - o Remainder-first: do (N % VL) first, then chunks.
  - o Chunk-first: do full chunks, then remainder.

### Software Managed:

- Compiler or programmer updates vector length register (VL) at each loop iteration.
- Adds **loop overhead** (pointer updates, boundary checks).

### **Downside:**

- Short vectors ⇒ strip mining adds overhead.
- Longer vectors ⇒ overhead becomes **insignificant**.

# **3.** Multiple Functional Units (Lanes)

## Mhy Add More?

- To increase parallel throughput.
- Example: With **2 multiply units**, do 2 vector multiplies at once.

## **X** Terminology:

- Each copy of the functional unit = lane.
  - o E.g., 4-lane architecture = 4 independent processing units.

## Interleaving Strategies:

- Low-order interleave (typical): elements 0,1,2,3 go to Lanes 0,1,2,3 respectively.
- Enables predictable, parallel memory access.

## 4. Vector Register Partitioning

### Why Partition?

- Each lane only accesses **specific elements** of vector registers.
- Example:
  - Lane  $0 \rightarrow$  elements 0, 4, 8, ...
  - Lane 1  $\rightarrow$  elements 1, 5, 9, ...

## Hardware Implication:

- Split register file across lanes, reducing memory contention.
- Improves scalability and modularity.

## 5. Final Recap: Why Vector ISAs Matter

| Feature                                                     | Benefit                                           |  |  |
|-------------------------------------------------------------|---------------------------------------------------|--|--|
| Compact instructions                                        | One vector instruction = dozens of operations     |  |  |
| Expressiveness                                              | Vector dependencies and structure clearly encoded |  |  |
| Efficient memory access Especially for unit stride patterns |                                                   |  |  |
| Performance scalability                                     | Add more lanes without changing instruction set   |  |  |
| Cow control overhead                                        | Few instructions, fewer branches                  |  |  |
|                                                             |                                                   |  |  |

# Real-World Application

- **GPUs** (e.g., NVIDIA, ATI) evolved from graphics → vector computation.
- Use multiple SIMD lanes and vector concepts.
- Offer versions with different lane counts (e.g., low-end vs high-end cards).

### Would you like:

- A diagram showing chaining and lane interleaving?
- A code example comparing scalar loop vs vector with chaining?
- Help creating a strip-mined loop in pseudo-assembly or C?

### Let me know!

Here's a structured summary of this part of your **ELE 475: Computer Architecture** lecture, focusing on **vector reductions**, **addressing modes**, and the **Cray-1 vector supercomputer**:

Lecture Summary – Vector Reductions, Addressing Modes & Cray-1

### 1. Vector Reduction

- A **reduction** is a way to apply an operation (e.g. sum, max) across **all elements** of a vector to get a **scalar result**.
- Example: sum of elements in a vector.

### How It's Done

- Performed temporally (not all at once).
- Use a binary-tree pattern:
  - 1. Split vector in halves.
  - 2. Add corresponding elements  $\rightarrow$  new vector with half length.
  - 3. Repeat until one scalar remains.

## **⚠** Why Not Do It All At Once?

- Doing full reduction in one instruction:
  - o Breaks lane independence.
  - Hurts parallelism.
  - o Increases complexity (e.g., needing cross-lane ALU communication).

## **2.** Advanced Vector Addressing Modes

# Gather (Load Vector Indirect)

- Use a **vector of addresses or indices** to load **non-contiguous** elements.
- Example: C[D[i]]
- Requires:
  - o A gather instruction (e.g. LVI in MIPS).
  - o Complex memory system where all lanes can access all memory.
- Used in:
  - Sparse matrix access.
  - o Irregular data patterns.

## Scatter (Store Vector Indirect)

- Opposite of gather.
- Stores each element of a vector at addresses provided in another vector.
- Requires scatter support (e.g. SVI).

## **Challenges:**

• Makes memory architecture complex.

- Cannot rely on **banked**, **strided memory** access patterns.
- Must support dynamic addressing.

## 3. Cray-1 Vector Supercomputer (1976)

## P Design Goals:

- Solve large scientific problems like simulations and cryptography.
- Prioritized high throughput, not multitasking or general-purpose computing.

## **Key Features:**

# 

- Notable Design Aspects:
  - No cache, no virtual memory, no multitasking.
  - Focused entirely on high-performance single-program execution.
  - Physically shaped like a "C" possibly to reduce backplane wire length or just for "Cray".

# **\*** Key Takeaways

### Topic Insight

Vector Reduction Use tree-based reduction to avoid cross-lane dependency

Gather/Scatter Support irregular memory access patterns, but complex

Cray-1 Early example of vector processing with long pipelines and high performance

### Would you like:

- A diagram of vector reduction (binary tree)?
- An example of gather/scatter in pseudocode or C?
- A comparison between Cray-1 and modern vector/GPU processors?

Let me know and I'll create it for you.

This segment of your **ELE 475: Computer Architecture** lecture introduces the concept of **Thread-Level Parallelism (TLP)**, its motivations, and how it can help address pipeline inefficiencies that traditional methods like superscalar or vector execution cannot.



## 2 1. Shifting from Data-Level to Thread-Level Parallelism

## What's New?

- Up to now: focused on data-level parallelism (e.g., vector processors).
- Now: introducing **thread-level parallelism** executing **multiple threads or processes** concurrently.

# **\$\square\$\$** 2. Why Thread-Level Parallelism?

| Explanation                                                                                                      |
|------------------------------------------------------------------------------------------------------------------|
| Superscalar and out-of-order execution sometimes can't extract enough parallelism due to true data dependencies. |
| Not all problems (like packet processing or search trees) have regular, parallel data structures.                |
| Example: network firewall handling millions of diverse packets with unique control flows.                        |
| E.g., Traveling Salesman Problem — multiple threads can prune the search tree and avoid redundant computation.   |
| If one thread is stalled (e.g., on memory), switch to another. This keeps functional units busy instead of idle. |
|                                                                                                                  |

# **3. TLP Example Use Cases**

### Use Case Why TLP Helps

 $\bigcap$  Firewall packet inspection Each packet is handled differently  $\rightarrow$  separate thread per packet.

Search problems Threads can **share discovered results** and **prune search space**.

 $\bigcirc$  Cache miss handling Switch threads during memory latency  $\rightarrow$  latency hiding.

## 4. Pipeline Dead Time and Limitations of Other Techniques

Basic Example: Serial Dependency Chain

load R1 <- Mem[A]

load R2 <- Mem[R1]</pre>

add R3 <- R2 + 1

store Mem[B] <- R3

• Each instruction depends on the previous → no instruction-level parallelism.

## What's NOT Effective:

Technique

Why It Doesn't Help

Superscalar

Can't reorder dependent instructions.

Out-of-order execution

Data dependencies prevent reordering.

Vectorization

Not operating on arrays/vectors.

VLIW (Very Long Instruction Word) Same limits as superscalar when dependencies exist.

## Result: Idle Cycles

- Pipeline stages sit idle waiting for data.
- These "purple regions" in diagrams = wasted cycles.

# **Next Step: Multithreading**

Since out-of-order, superscalar, and vector methods don't help with deep dependency chains or unpredictable workloads, **multithreading** will be introduced as a way to fill pipeline bubbles by switching to other ready threads.

## Key Takeaways

- TLP is valuable when:
  - o Data dependencies limit ILP.

- Irregular control flows dominate.
- o Threads can exploit independent work or hide latency.
- Traditional techniques (superscalar, VLIW, vectorization) can't recover all idle cycles.
- **Multithreading** is a solution: instead of waiting, **switch to a different thread**.

#### Would you like:

- A diagram illustrating pipeline bubbles vs. multithreading?
- A comparison table of ILP, DLP, and TLP?
- Code examples showing how TLP hides memory latency?

Let me know what format helps you most!

Here's a detailed breakdown of the final part of your ELE 475 lecture on Simultaneous Multithreading (SMT) — including key insights, historical examples (like IBM Power5 and Intel Pentium 4), hardware trade-offs, and fairness policies like iCount.

Lecture Summary: Simultaneous Multithreading (SMT)

## 1. Types of Multithreading Recap

| Туре                              | Description                                                                                         |
|-----------------------------------|-----------------------------------------------------------------------------------------------------|
| Fine-grained                      | Switch threads every cycle. Hides latency well but adds context-<br>switch overhead.                |
| Coarse-grained                    | Switch threads on long stalls (e.g. cache miss). Simpler but underutilizes CPU.                     |
| Simultaneous Multithreading (SMT) | Issue instructions from <b>multiple threads in the same cycle</b> . Highest throughput but complex. |

SMT ≠ "fast software threading" or static resource splitting. It **dynamically shares execution units**.



#### Power5 Enhancements Over Power4:

- Added 2-way SMT support.
- Extra **fetch/decode bandwidth** (two PCs at once).
- ✓ Group formation stage: smart instruction scheduling across threads.
- Increased physical & architectural registers.

• Increased L2+L3 cache size (1.92MB from 1.44MB).

## Challenge:

• Shared structures (e.g. caches, queues) must be **partitioned or replicated** to avoid one thread **hogging** resources.

## 3. Tradeoffs: Area vs. Performance

Feature Power5

Area Increase ~24%

Performance Gain (SPECint rate) ~23%

**If perf gain ≥ area cost**, it's worth it. Otherwise, better to invest in other optimizations or even a second core.

## 4. Cautionary Tale: Intel Pentium 4 with "Hyper-Threading"

## Minimal Hardware Added:

- ~5% area increase.
- Some register file & queue duplication.

#### Problems:

- Split **load/store queue** in half statically → not enough entries for each thread.
- **L1 cache contention** → destructive interference.
- Performance worsened for some single-threaded programs.
- Needed a **boot-time switch** to disable SMT completely.
- Intel temporarily **dropped SMT** in Core 2 Duo generation.

## **III** Performance Summary (SPEC):

Metric SMT Gain

SPECint\_rate ~1%

SPECfp\_rate ~7%

Verdict X Poor ROI for complexity added.

## 

## The EV8:

- Never shipped, but well-designed.
- Had 8-way SMT with a superscalar core.

## **@** iCount Policy:

- Measured the number of committed instructions from each thread over time.
- Used this to bias instruction fetch/decode from threads that were making less progress.
- Tried to balance:
  - o Fairness (no starvation),
  - Latency hiding,
  - High throughput.

You **don't want strict round-robin**, and you **don't want greedy selection** from high-throughput threads only.

## Key Concepts & Takeaways

Concept Insight

**SMT Efficiency** Only valuable if stalls or holes exist to fill.

**Structural Conflicts** Must be carefully managed via partitioning or replication.

**Area-Perf Trade-off** More threads = diminishing returns unless architecture supports it.

**Fairness (iCount)** Monitor instruction retirement per thread to issue fairly into pipeline.

**Design Complexity** Pipeline, cache, and register interactions all become harder with SMT.

## X Visual Analogy

SMT is like trying to cook **multiple meals on a single stovetop** — you need:

- Enough burners (execution units),
- A good cook (scheduling policy),
- And no pot-hogging (resource partitioning).

#### Would you like:

- III A diagram comparing Power4 vs. Power5 SMT changes?
- Practice problems on SMT pipeline behavior or iCount scheduling?

Let me know how you'd like to continue!

Great — you're now exploring **multiprocessor systems** and entering one of the most crucial and tricky aspects: **memory consistency models**, particularly **Sequential Consistency (SC)**. Here's a structured breakdown of what was covered, why it matters, and what's coming next.

## Sequential Consistency (SC) – Recap and Core Ideas

## What is Sequential Consistency?

Defined by Leslie Lamport, sequential consistency ensures:

"The result of any execution is the same as if the operations of all the processors were executed in some sequential order and the operations of each individual processor appear in this sequence in the order issued by the processor."

## What Does That Mean?

- All memory operations (loads/stores) from all threads can be interleaved in any order.
- But the program order of each thread must be preserved.
- All processors must agree on a single global order of those operations.

## **!** Visual Analogy:

If each thread has a list of memory operations:

Thread 1: A1  $\rightarrow$  A2  $\rightarrow$  A3

Thread 2: B1  $\rightarrow$  B2

Then valid global orders:

- A1 B1 A2 B2 A3
- B1 A1 B2 A2 A3

Invalid global order:

• A2 before A1 X (breaks thread order)

# Reality: Why Most Architectures Break SC

#### For Performance:

Modern CPUs use:

- Out-of-order execution
- Store buffering
- Speculative loads

#### These break SC because:

- They allow loads to bypass stores.
- They allow operations to be issued earlier/later than their appearance in source code.

#### Example:

• If you allow a load to execute before a store that occurs earlier in the code, SC is broken (unless they are to different addresses).



Most modern processors do not implement strict SC:

#### **Architecture Default Memory Model**

x86 / x64 Total Store Order (TSO) – relaxed but close to SC

ARM, POWER Weak consistency – aggressive reordering allowed

RISC-V Relaxed by default, SC can be optional

## **Why SC Still Matters**

Even if hardware doesn't enforce SC by default, **programmers and language/runtime systems often assume it**, unless explicitly stated otherwise.

- It simplifies reasoning about code correctness.
- Especially important in parallel programming, lock-based synchronization, and shared memory concurrency.

# The How to Enforce SC (If Needed)

To implement sequential consistency (even on relaxed hardware), compilers or programmers can use:

- **Memory barriers (fences)** prevent reordering of certain memory instructions.
- **Synchronization primitives** e.g., locks, mutex, semaphore, which implicitly enforce ordering.
- **Volatile variables** (language-level hint to avoid caching/reordering).

But these introduce **latency** and reduce performance.

Performance vs. Programmability Trade-Off

# Sequential Consistency Relaxed Models Easy to reason about ✓ Hard to reason about ✗ Slower ✗ Faster ✓ Useful for correctness proofs ✓ Needs careful synchronization ✓

# What's Likely Next in the Lecture

You're now at a point where the professor will likely:

- 1. Compare SC to relaxed models like:
  - Total Store Order (TSO)
  - o Partial Store Order (PSO)
  - Release Consistency
- 2. **Discuss hardware implementations** of memory models.
- 3. Introduce memory fences and synchronization primitives.
- 4. Explain consistency contracts in software (e.g., Java Memory Model).

## ✓ TL;DR

- **Sequential Consistency (SC)** = all threads' memory operations interleaved, preserving **program order per thread**.
- Most processors do not implement true SC because it's too restrictive and hurts performance.
- Understanding SC is important because it's the **mental model** used for designing and reasoning about concurrent code.
- Hardware and software use fences, synchronization, and contracts to manage memory consistency.

#### Would you like:

- Ended with a condition of the condition of t
- Diagrams showing how memory interleavings work under SC?

Let me know how you'd like to continue!

This segment gives you a **crucial turning point** in understanding how **caches break sequential consistency** and why **cache coherence protocols** are necessary in multiprocessor systems.

Let's distill and clarify what's going on:



#### Why Caches Break Things

Caches improve performance by avoiding frequent access to slower main memory. However, in a multiprocessor system, this optimization introduces serious problems:

#### **Example Scenario:**

- Two CPUs (CPU-1 and CPU-2)
- Each with their own cache
- Shared main memory
- Memory address A, with initial value 100

#### Problem 1: Write-back Cache

#### **What Happens:**

- 1. CPU-1 writes 200 to address A (goes to its cache, not memory).
- 2. Memory and CPU-2's cache still have 100.
- 3. CPU-2 reads A  $\rightarrow$  gets **old value 100** (stale).

#### Worse:

- If CPU-2 writes 300 to A → now:
  - o CPU-1 has 200
  - o CPU-2 has 300
  - o Memory still has 100

Why? Because no one notified anyone else. There's no coordination, and caches are invisible to each other.

#### Problem 2: Write-through Cache

Write-through means every store also updates main memory. But:

- 1. CPU-1 writes 200  $\rightarrow$  goes to memory.
- 2. CPU-2 still has 100 in its cache, and never checks memory.
- 3. CPU-2 reads from its cache: still gets stale 100.



So, write-through still fails to ensure visibility of updates across processors.

## Why This Breaks Sequential Consistency

Let's go back to what **Sequential Consistency (SC)** promises:

All processors **agree on a single interleaving** of memory operations that respects **program order** for each processor.

With write-back or write-through, you can get interleavings that could never happen in SC.

## **X** Example:

- T1: store 1 to X, then store 11 to Y
- T2: load Y → store to Y', load X → store to X'

If T1 writes Y back to memory **before** X, and T2 reads both:

- T2 sees Y = 11 and X = 0.
- But this implies T1's second store happened **before** the first. That's **impossible** under SC.

## Solution: Cache Coherence Protocols

This is where cache coherence protocols come in.

## What They Ensure:

All writes by one processor will eventually be visible to all other processors.

So, if CPU-1 writes to A:

- CPU-2 will see it the next time it accesses A.
- No more "stale cache" problems.

## **©** Cache Coherence vs. Memory Consistency

Concept What it ensures

**Cache Coherence** All processors **eventually see the same value** for each address.

Memory Consistency Defines when a write must become visible to other processors (the rules).

#### **Key Insight:**

Cache coherence makes memory consistency models possible.

You can't enforce **sequential consistency**, or even **total store ordering**, **without** coherent caches.



- Problem Summary:
  - Write-back caches delay updates to memory → others don't see them.
  - Write-through caches update memory → but others may still rely on stale cache copies.
  - No automatic mechanism tells other CPUs "Hey, this value changed."

## **Solution Summary:**

- Introduce Cache Coherence Protocols that coordinate cache updates.
- Support Memory Consistency Models like:
  - Sequential Consistency
  - Total Store Ordering (TSO)
  - Weak Ordering (common in ARM, POWER)

## ♠ Final Note:

Just because a system has cache coherence **does not mean** it is **sequentially consistent**. Coherence is **necessary**, but **not sufficient** for sequential consistency.

## What's Next?

As the lecture promises: now you're ready to go deeper into:

- How to implement cache coherence protocols (like MESI, MOESI)
- How they interact with consistency models
- How real-world processors (Intel, ARM, etc.) strike this balance

Let me know if you'd like a **visual explanation** of cache coherence protocols or a **real-world analogy** to further clarify how it all fits together!

This lecture dives deep into advanced cache coherence protocols and the practical challenges of implementing scalable parallel systems. Here's a detailed yet clean breakdown of the key concepts and what you should take away:

## Recap: Cache Coherence vs Memory Consistency

- Cache coherence = "everyone eventually sees the same value for a memory location."
- Memory consistency = "when (and in what order) should processors see memory updates?"

Coherence protocols enforce **consistency models**. For example, **sequential consistency** is easier to maintain **if** you have a strong coherence protocol in place.

MOESI adds more granularity than MSI by introducing Exclusive (E) and Owned (O) states.

## Why MOESI?

- In imperative programs, we **read then write** (e.g., x = x + 1).
- MOESI allows data to go directly from read to write, avoiding unnecessary memory traffic.

## Key States:

- Modified (M): Only one copy exists (dirty), and it can be written.
- Owned (O): Data is dirty but can be shared; only the owner must eventually write it back.
  - Enables cache-to-cache transfers.
  - Main memory may be stale.
- Exclusive (E): Clean data, owned by one cache.
- Shared (S): Multiple read-only copies.
- Invalid (I): Line is invalid in this cache.

## Optimization: Cache-to-Cache Transfers

- Instead of writing modified data to memory first, you **send it directly** to the requesting cache.
- Keeps memory bandwidth usage lower.
- Example: AMD's Opteron chips use something like MOESI.

## MESIF Protocol (Modified, Exclusive, Shared, Invalid, Forward)

Used in Intel Core i7 and other modern CPUs.

## What's New?

Adds a Forward (F) state: a designated sharer provides the data to others on read requests.

## Benefit:

- Reduces traffic to main memory.
- Only **one cache** needs to respond to shared read requests the one in the **F** state.

#### ⚠ Note:

• If the forwarder invalidates, someone else must provide the data (or it falls back to main memory).

## Scalability Limits: Why Snooping Protocols Don't Scale

Snooping protocols require:

- Broadcasting transactions on a shared bus.
- **Every cache** to check (snoop) every memory transaction.

#### The Problems:

- 1. **Bus contention**: Only one processor can broadcast at a time.
- 2. **Bandwidth bottlenecks**: Even wide buses can't handle too many cores.
- 3. Occupancy limits: Serialized transactions limit throughput.
- 4. **Multilevel caches**: Need to invalidate down the hierarchy (L2  $\rightarrow$  L1).

## False Sharing: A Subtle Performance Killer

## What is it?

Two unrelated variables (e.g., lock and local data) occupy the same cache line.

- When one is modified, it **invalidates the whole line** across processors.
- Causes unnecessary cache line bouncing (invalidations, transfers).

## **X** Consequence:

Even non-shared data suffers due to cache line granularity.

## **✓** How to Fix:

- Padding: Insert unused bytes between shared variables.
- **Compiler support**: Compilers can pad structs/objects if they detect this.
- **Programmer tuning**: Use alignment directives (e.g., alignas(64) in C++).
- Group shared variables logically.

## Analog: True Sharing

Sometimes many cores actually share data (like locks in an array). These should also be **spread across lines** to reduce contention.

# **Summary**

| Protocol | Key Feature     | Advantage                                                     |
|----------|-----------------|---------------------------------------------------------------|
| MSI      | Basic coherence | Enforces shared/exclusive state                               |
| MOESI    | Owned state     | Avoids main memory writes by enabling cache-to-cache transfer |
| MESIF    | Forward state   | Reduces main memory reads for shared data                     |

| Protocol           | Key Feature                          | Advantage                                              |
|--------------------|--------------------------------------|--------------------------------------------------------|
| Snooping<br>limits | Bus-based coherence                  | Doesn't scale to large multicore systems               |
| False sharing      | Shared cache line for unrelated vars | Hurts performance due to unnecessary coherence traffic |

#### What's Next?

You're now ready to learn about:

- **Directory-based coherence**: Instead of broadcasting, a central directory tracks ownership.
- Scalable interconnects: Mesh, torus, or hierarchical networks to reduce communication bottlenecks.
- **Software techniques** to mitigate cache bottlenecks.

Let me know if you'd like a state diagram for MOESI/MESIF, or a real-world analogy to help internalize these protocols!

This lecture presents a deep comparison between two key parallel programming models: shared memory and message passing. Here's a concise breakdown of the key points and differences between them:

#### 1. Shared Memory Programming Model

**Communication Style:** Implicit

One core writes data to a shared memory address; another core reads from that address later.

#### No Destination Needed:

The writer doesn't need to know who will read the data—or even if anyone will read it.

#### Synchronization:

Requires explicit synchronization (e.g., locks, fences, flags) to enforce data consistency and avoid race conditions.

#### Use Case:

Good for shared data structures (e.g., histograms, tables), especially when multiple processors must update the same structure.

#### Implementation:

- Typically uses hardware cache coherence protocols.
- Load/store operations are performed over shared memory.
- On large systems, shared memory is often tunneled through packetized message **networks** under the hood (e.g., directory-based cache coherence).

#### **2.** Message Passing Programming Model

#### • Communication Style: Explicit

Programs explicitly call send(destination, data) and receive(source) to transfer data between processes/cores.

#### Synchronous Semantics:

Send/receive inherently perform both **data movement** and **synchronization** (i.e., you wait until the receiver is ready).

#### No Shared Memory:

Memory is private to each node/process. Data must be explicitly passed.

#### • Use Case:

Naturally suited for **producer-consumer** relationships and distributed systems.

#### • Implementation Options:

- o Can be implemented in hardware with fast interconnects.
- Can also run over **shared memory** (e.g., by copying data to RAM, then signaling a receiver).
- Often used in supercomputers with special hardware (e.g., MPI running in user space).
- o Can be implemented over **TCP/IP** in clusters.
- Example API: MPI (Message Passing Interface)
  - Supports send(), receive(), tags, and rank IDs.
  - Often uses SPMD model (Single Program, Multiple Data): the same program runs on all nodes but behaves differently depending on their rank (ID).

## Duality of Message Passing and Shared Memory

#### You can simulate one with the other:

- Shared memory over messaging: E.g., software or hardware that converts loads/stores into message sends/receives.
- Messaging over shared memory: E.g., FIFO queues implemented in shared memory with head/tail pointers.

#### Each model has strengths:

- Message passing is better for structured communication and synchronization.
- Shared memory is better for large shared data structures with random access.

| Feature                    | <b>Shared Memory</b>        | Message Passing                   |
|----------------------------|-----------------------------|-----------------------------------|
| Memory model               | Shared global memory        | Private memory per process/core   |
| Communication              | Implicit via loads/stores   | Explicit via send/receive         |
| Synchronization            | Explicit (locks, fences)    | Built-in (via messaging)          |
| Best for                   | Shared data structures      | Producer-consumer communication   |
| Scalability                | Harder for large systems    | Easier with good interconnects    |
| Implementation possibility | Can be built over messaging | Z Can be built over shared memory |

Implementation possibility Can be built over messaging Can be built over shared memory

Let me know if you want a visual comparison chart, or a summary of the MPI C example mentioned.

This segment explains the **MSI cache coherence protocol**, a fundamental protocol used in multiprocessor systems with snoopy caches to maintain data consistency across caches. Here's a clear, step-by-step summary:

#### MSI Protocol — Three Cache States

#### • M = Modified:

Cache line is **modified** (dirty), meaning this cache has the only valid, updated copy, and main memory is stale. The processor can read/write freely without bus communication.

#### • S = Shared:

Cache line is **shared** with other caches. All caches with this line have **read-only** copies. No writes allowed while shared.

#### • I = Invalid:

Cache line is invalid. The cache has no valid copy of the data.

#### **Key Transitions and Behavior**

#### 1. Read Miss (Invalid → Shared)

- Processor wants to read data not currently cached (Invalid state).
- It broadcasts a read request on the bus.
- Memory or another cache supplies the data.
- The cache line enters the **Shared** state (read-only copy).
- Multiple caches can be in Shared state simultaneously.

#### 2. Read While Shared

If another processor reads the same cache line, the state remains Shared.

• No invalidation or bus traffic is needed since read-only copies are allowed to be shared.

#### 3. Write Intent (Shared → Invalid in other caches)

- If a processor holding the cache line in Shared state wants to write to it, it must first broadcast its intent to write on the bus.
- This signals other caches to **invalidate their copies** (transition from S or M to I).
- The writing processor waits for invalidation acknowledgments or a suitable waiting period.
- Then, it transitions from **Shared to Modified** and performs the write.

#### 4. Write Miss (Invalid → Modified)

• On a write miss (cache line invalid and write requested), the processor broadcasts write intent, waits for invalidations, fetches the data from memory, and transitions to **Modified**.

#### 5. Modified and Other Read Requests (Modified → Shared)

- If another processor requests a read for a line in Modified state:
  - o The owner writes back the updated data to memory (since memory is stale).
  - o The line transitions from **Modified to Shared** in both caches.
  - Both processors now have read-only copies.

#### 6. Modified and Other Write Requests

- If another processor requests a write for a line in Modified state:
  - $\circ$   $\;$  The owner writes back the data and invalidates its copy (M  $\rightarrow$  I).
  - o The requesting processor transitions to Modified.

#### **Important Notes**

- Each cache line's state is local to the cache (per-cache state).
- The protocol ensures **no stale data** is read or written.
- **Snoopy bus**: A broadcast medium where all caches monitor (snoop) transactions to maintain coherence.
- Invalidation guarantees that only one cache can have a writable copy (Modified) at a time.

#### **Visualizing Transitions (Summary):**

| Current<br>State | Event     | Action                   | Next State |
|------------------|-----------|--------------------------|------------|
| 1                | Read miss | Broadcast read, get data | S (Shared) |

| Current<br>State | Event                  | Action                                              | Next State      |
|------------------|------------------------|-----------------------------------------------------|-----------------|
| I                | Write miss             | Broadcast write intent, invalidate others, get data | M<br>(Modified) |
| S                | Another read           | Stay Shared, no action                              | S (Shared)      |
| S                | Write intent by self   | Broadcast intent, invalidate others                 | M<br>(Modified) |
| S or M           | Write intent by other  | Invalidate self                                     | I (Invalid)     |
| M                | Read request by other  | Write back data, downgrade to Shared                | S (Shared)      |
| М                | Write request by other | Write back data, invalidate self                    | I (Invalid)     |

If you want, I can help draw a diagram of the MSI state machine or explain specific examples!

This is a great explanation about **interconnection network topologies** in computer architecture and parallel systems! Here's a clear summary with key points:

#### 1. Interconnection Networks and Bus Limitations

- **Bus:** A multi-drop bus lets all nodes broadcast on a shared wire.
  - o Only one node can talk at a time  $\rightarrow$  limits bandwidth and scalability.
  - o It can impact clock frequency and increase latency as you add nodes.
- **Pipelined Bus:** Adds registers along the bus, enabling **partial concurrency**.
  - Allows nearest neighbors to communicate simultaneously, e.g., node 1 talks to 2, and node 3 talks to 4 at the same time.
  - o Improves throughput but still limited in scalability.

#### 2. Rings and 1D Torus

- A 1D Torus (Ring) connects the last node back to the first node, forming a loop.
- Problem: Naively implemented, one link can be very long, creating wiring and latency issues.
- **Folding trick:** By interleaving or staggering nodes, you can make all links equal length, trading off link length uniformity for some increase in overall link length.
- However, a 1D ring's bandwidth doesn't increase with the number of nodes. It remains limited.

#### 3. Higher-Dimensional Topologies

• To improve bandwidth and reduce latency, move to **2D or 3D topologies**:

#### 2D Mesh vs 2D Torus

- 2D Mesh: Nodes arranged in a grid with edges connecting neighbors.
- **2D Torus:** Same as mesh, but edges wrap around, connecting opposite edges → "endaround."
- Torus halves average hop count because you can route "around the ends."

#### 3D and Higher-Dimensional Hypercubes

- Hypercube: A network where each node has connections equal to the number of dimensions.
  - Example: 3D hypercube  $\rightarrow$  each node connects to 3 neighbors.
  - $\circ$  In 4D hypercube  $\rightarrow$  nodes have 4 neighbors, and so forth.
- Higher dimensions reduce the maximum number of hops between nodes → faster communication.
- Practicality: Difficult to physically implement beyond 3 or 4 dimensions because wiring in 3D space is complex and long wires can introduce delay.

#### 4. Fully Connected Networks (Crossbars / Star)

- Every node connects directly to every other node.
- Excellent bandwidth and low latency.
- Impractical for large node counts because each node needs **N-1 connections**, leading to massive wiring complexity and cost.

#### 5. Direct vs Indirect Networks

- **Direct Networks:** Nodes have routers/switches embedded; they route packets themselves.
- **Indirect Networks:** Nodes connect to intermediate switching elements (like Ethernet switches or internet routers).
  - Multi-stage networks like Omega networks use fixed paths without path diversity, potentially leading to congestion.
  - Adding stages can increase path diversity, allowing better routing around congested or failed links.

#### 6. Trees and Fat Trees

• Tree networks are hierarchical and simple.

- **Fat Tree:** Links closer to the root have more bandwidth ("fatter") to avoid bottlenecks and allow more traffic between subtrees.
- Physically, fat trees can resemble meshes with some missing links due to spatial layout constraints.

#### 7. K-Ary N-Cubes — Nomenclature for Meshes and Tori

- **K:** Number of nodes per dimension.
- **N:** Number of dimensions.
- Example: A **3-ary 3-cube** is a 3x3x3 grid (like a Rubik's Cube), totaling 27 nodes.
- Worst-case path length = sum of distances in each dimension (can be up to 6 links in the example).
- End-around links (torus) reduce maximum hop count compared to meshes.

#### **Summary of Trade-Offs**

| Topology                | Pros                                      | Cons                                          |
|-------------------------|-------------------------------------------|-----------------------------------------------|
| Bus                     | Simple, easy to implement                 | Limited bandwidth, one sender at a time       |
| Pipelined Bus           | Higher throughput via pipelining          | Still limited bandwidth, more complex         |
| Ring (1D Torus)         | Simple, allows wrap-around routing        | One long link, bandwidth doesn't scale        |
| Mesh (2D/3D)            | Scalable, moderate wiring complexity      | Larger hop counts, no wrap-around in mesh     |
| Torus (2D/3D)           | Lower latency with wrap-around            | Slightly more wiring than mesh                |
| Hypercube (nD)          | Very low diameter (hop count), scalable   | Hard to physically wire >4D                   |
| Fully Connected         | Max bandwidth, minimal latency            | Wiring complexity and cost explode with nodes |
| Multi-stage<br>Networks | Scalable with path diversity              | Can be complex routing, congestion issues     |
| Fat Tree                | Balanced bandwidth in hierarchical system | Physical layout can be challenging            |

If you want, I can help you visualize any of these topologies or discuss routing algorithms on these networks!

Great! You're walking through **structural hazards** in pipelined processors, especially with *unified memory* and multi-cycle memory stages. Here's a clear summary and explanation of the key points you mentioned, plus how the hazards arise and get resolved:

#### **Structural Hazards Recap**

#### **Definition:**

Structural hazard occurs when **two instructions simultaneously need the same hardware resource**, but that resource cannot be shared or duplicated.

#### **Ways to Handle Structural Hazards**

#### 1. Avoid by design:

 Compiler or programmer schedules instructions so they don't clash on the same resource.

#### 2. Stall the pipeline:

o Insert bubbles (NOPs) to delay instructions until the resource is free.

#### 3. Duplicate hardware resources:

 For example, have separate instruction and data memories (as in classic MIPS), or multiple memory ports.

#### Example 1: Unified Memory (Instruction + Data share one port)

- Traditional 5-stage MIPS pipeline assumes two memories:
  - o Instruction memory for fetching instructions.
  - Data memory for loads/stores.
- If you unify these memories (one memory, one port), only one access can happen per cycle
   either an instruction fetch or a data memory access.

#### What happens?

- Suppose a load instruction is in the **memory stage** accessing data memory.
- Simultaneously, the next instruction must be fetched from instruction memory but they share the same memory port.
- Conflict! Structural hazard arises because both want the same memory port.

#### **Resolution: Stall the pipeline**

- Stall the instruction fetch stage for one cycle (insert a bubble/no-op).
- This delay lets the load instruction finish memory access before fetching the next instruction.

• Important: stall the **later instruction** (the one that conflicts later), not the earlier one, to avoid deadlock.

#### Pipeline diagram (conceptual):

| Cycle | Load (Instr 1)    | Add (Instr 2) | Add (Instr 3) | Add (Instr 4)            |
|-------|-------------------|---------------|---------------|--------------------------|
| 1     | IF                |               |               |                          |
| 2     | ID                | IF            |               |                          |
| 3     | EX                | ID            | IF            |                          |
| 4     | MEM (access data) | EX            | ID            | IF (stall inserted here) |
| 5     | WB                | MEM           | EX            | ID (stalled)             |
| 6     |                   | WB            | MEM           | EX                       |
| 7     |                   |               | WB            | MEM                      |
| 8     |                   |               |               | WB                       |

• The stall (bubble) delays instruction 4's fetch by one cycle.

#### Example 2: Two-Cycle Memory (Memory pipeline stage split into M0 and M1)

- The memory stage is split into two pipeline stages: M0 and M1.
- Only **one instruction** can use these memory pipeline stages at a time (since there's only one physical memory).

#### Hazard example:

- Instruction 1 is in M0 stage.
- Instruction 2 tries to enter M0 stage the very next cycle.
- Conflict: structural hazard because only one can use M0 at a time.

#### Resolution: Stall the pipeline

- Stall instruction 2's progress until M0 is free.
- Insert bubble in pipeline.

#### Overlapping allowed:

• However, an instruction that does not access memory (like an add) can overlap with a load instruction's M0 and M1 stages, so no stall needed there.

#### **Summary**

- Structural hazards arise when hardware resources (like memory ports) are insufficient to support simultaneous accesses.
- Pipeline stalls (bubbles) are a common solution to handle these hazards.
- Duplication of resources (like separate instruction and data memory) avoids some structural hazards.
- More complex pipelines (like multi-cycle memory with M0 and M1) increase chances of structural hazards.
- Good pipeline design, ISA design, and compiler scheduling can minimize these hazards.

If you want, I can help you sketch pipeline diagrams or explore how to resolve structural hazards with hardware duplication or more complex scheduling!

Awesome! You just gave a solid overview of **network performance** fundamentals — focusing on **bandwidth**, **latency**, and how they interplay, plus effects like **serialization**, **routing**, **congestion**, and **flow control** in packet-switched networks.

Here's a clean summary of the main concepts and how they relate:

#### **Network Performance Metrics**

#### 1. Bandwidth

- Rate of data transfer over a network link (bits/second or bytes/second).
- How much data can flow through the network per unit time.
- Increasing bandwidth means you can send larger chunks of data simultaneously, reducing the number of pieces needed to transmit a message.

#### 2. Latency

- Time it takes for a message to travel from sender to receiver (seconds).
- Includes transmission delays, processing delays, propagation delays, and queuing delays.
- Latency affects the responsiveness of communication.

#### **Bandwidth and Latency Relationship**

- They are linked but distinct.
- **Higher bandwidth can reduce latency** for a given message because you can send larger pieces at once (reducing serialization delay).
- But latency can also limit effective bandwidth especially when protocols use flow control or require acknowledgments (like TCP).

- The **Bandwidth-Delay Product** (bandwidth × latency) indicates how much data must be "in flight" to fully utilize the network.
- If the window size (amount of data allowed to be sent before waiting for ACK) is too small relative to the bandwidth-delay product, throughput (effective bandwidth) suffers.

#### **Example: 4-node Omega Network**

- Network nodes connected by routers and links.
- Data is sent in small chunks called **flits** (flow control digits), e.g., splitting a 32-bit word into four 8-bit chunks.
- Each link traversal takes some latency (e.g., 2 cycles).
- Each router takes some latency (e.g., 3 cycles) to route the flit.
- Overall latency = sum of serialization latency + router latencies + link latencies + contention delay (if any).

#### **Key Observations:**

- Serialization latency: time to break down and send data chunk-by-chunk.
- **Pipelining**: multiple flits can be in transit simultaneously at different stages, increasing throughput.
- No deserialization latency counted separately because deserialization happens as part of pipelining overlap.

#### **Decomposing Network Latency**

Latency (T) =

T\_head + serialization latency

#### Where:

- **T\_head** = (Router latency × number of router hops) + (Channel/link latency × number of links) + contention delay
- Contention delay occurs if multiple messages compete for the same network resources.

#### **How to Improve Network Performance**

- **Shorter routes:** fewer hops reduces both router and channel latencies.
- **Faster routers:** increasing clock speed or reducing router pipeline stages.
- Wider or faster channels: reduces serialization latency and channel traversal time.
- Reduce message overhead: smaller headers or compressed headers reduce total data sent.

 Increase message bandwidth: wider links can send more bits per cycle, lowering serialization latency.

#### **Effects of Congestion**

- At low network loads, latency remains low and fairly constant (unloaded latency).
- As load approaches network capacity, contention increases multiple messages compete for same resources → latency rises sharply (asymptotically).
- Real networks typically experience this congestion effect.
- Special topologies (e.g., fully connected crossbars) can reduce or eliminate congestion, resulting in a more linear latency vs load curve.
- Flow control (e.g., in TCP/IP) regulates traffic to prevent buffer overflows but can also increase latency and reduce throughput if the network is congested.

#### **Summary: What to remember**

- Bandwidth = how much data per second.
- Latency = how fast a message travels end-to-end.
- They affect each other, especially in protocols with acknowledgments and flow control.
- Network performance depends on router/link speeds, route length, message size, and congestion.
- Pipelining and serialization impact latency and throughput.
- Congestion leads to rapidly increasing latency as network utilization nears maximum capacity.

If you'd like, I can help you with specific calculations or drawing pipeline diagrams for these networks, or walk through examples of how latency and bandwidth trade off in practice!

Great explanation! Here's a concise summary and some key insights about **deadlock in interconnection networks**, especially in wormhole routing:

#### **Deadlock in Interconnection Networks**

#### Scenario

- Consider 3 nodes arranged in a **unidirectional ring (1D torus)**: nodes  $1 \rightarrow 2 \rightarrow 3 \rightarrow 1$ , links only flow clockwise.
- Each node wants to send a long message to another node in such a way that they form a circular wait:

- Node  $1 \rightarrow$  Node 3
- Node  $2 \rightarrow$  Node 1
- Node  $3 \rightarrow$  Node 2

#### What happens?

- Using **wormhole routing**, messages acquire buffers or links piece-by-piece starting from their header flits.
- Each message acquires a link/buffer and waits to acquire the next link.
- Because the links form a cycle and each message holds a resource while waiting for the next,
   a circular wait arises → deadlock.
- None of the messages can proceed because each waits on a resource held by the next in the cycle.

#### **Detecting Deadlock: Waits-for and Holds Analysis**

- Model resource acquisition and waiting using a directed graph:
  - o Nodes represent resources or requests.
  - Edges from a holder to resource held represent holds.
  - o Edges from a process/request to a resource waiting on represent waits-for.
- If this graph contains cycles, deadlock can occur.

#### **Avoiding Deadlock**

- **Dimension-Ordered Routing** (e.g., XY routing in 2D mesh) breaks cycles by imposing an order on resource acquisition:
  - o First acquire all resources in X dimension, then in Y dimension.
  - $\circ$  No cycles in the waits-for graph  $\rightarrow$  deadlock free.
- This method limits routing flexibility, which may reduce adaptiveness or performance under congestion.

#### **Deadlock: Not Always an Enemy**

- Deadlock avoidance often requires strict constraints that can degrade network performance or flexibility.
- **Deadlock recovery** is a practical alternative:
  - o Detect deadlock (e.g., using timers or counters that track lack of forward progress).
  - Take corrective action, such as:

- Rollback or jitter traffic to break cycles.
- Increase buffer sizes or virtualize buffers to create additional resources and break dependency cycles.
- Example: The **RAW microprocessor** uses deadlock recovery for its message-passing network, despite using dimension-order routing for memory coherence traffic.

#### **Key Practical Points**

- Deadlock detection via timeout: If no flits move for N cycles, assume deadlock.
- Recovery involves intervention (software or hardware) to resolve the state and unblock traffic.
- Deadlock recovery allows more aggressive, adaptive routing schemes without sacrificing performance in the common case.
- However, recovery mechanisms must be carefully designed to avoid requiring excessive extra resources or causing livelock.

#### **Summary**

| Approach              | Pros                                      | Cons                                                      |
|-----------------------|-------------------------------------------|-----------------------------------------------------------|
| Deadlock<br>Avoidance | Guaranteed deadlock free                  | Limits routing flexibility, may reduce performance        |
| Deadlock<br>Recovery  | Allows flexible, high-performance routing | Requires detection and intervention; complexity in design |

If you want, I can also help you visualize the **waits-for/holds graphs** for this example or explore how specific routing algorithms avoid deadlocks!

Great detailed overview! Let me summarize and highlight the key concepts from this explanation about **directory-based distributed shared memory (DSM)** and how directory location and coherence work:

#### **Directory Location in DSM Systems**

#### Address-based directory mapping

- **Directory (or Home Node)**: The node responsible for keeping track of a particular memory block's state.
- The directory is usually indexed **by physical address bits**, not virtual addresses (since virtual addresses differ per process and translation is done before).
- Common mapping:

- Use log<sub>2</sub>(#directories) bits from the physical address to determine the home node.
- These bits may be taken from the high-order bits or low-order bits of the address.

#### Trade-offs in choosing bits for directory mapping:

#### • High-order bits:

- o Pros:
  - OS can control physical page placement by controlling those bits, enabling better locality or affinity.
  - Easier to allocate contiguous chunks to specific nodes.
- o Cons:
  - Can create hot spots if many accesses hit the same page (e.g., a "hot page" with locks).
  - Traffic can concentrate on one directory, creating a bandwidth bottleneck.

#### • Low-order bits:

- o Pros:
  - Better load balancing because blocks distribute more evenly across directories.
- o Cons:
  - OS loses fine control over physical page placement.
  - Makes affinity-based allocation harder.

#### Advanced techniques:

• Some systems make directory mapping **configurable** or **dependent on page table info** to balance load and affinity, but require all nodes to agree on the mapping scheme.

#### **Directory Structure and Metadata**

#### **Directory entries:**

- One entry per cache block (e.g., 64-byte line) in system memory.
- Each entry tracks:
  - State of the cache line: uncached, shared, exclusive.
  - Sharer list: Which nodes have read-only copies (a bit vector, one bit per node).
  - o **Owner node**: If exclusive, which node has the writable copy.

#### **Directory states:**

• Uncached (U): No copies in caches, data only in main memory.

- Shared (S): Multiple nodes may have read-only copies.
- **Exclusive (E):** Exactly one node has the writable copy.
- Pending: Transitions in progress (e.g., invalidations being processed), blocking new requests or requiring retries.

#### **Directory-based MSI Protocol (Cache & Directory Interaction)**

- The cache controllers and the directory each maintain their own state machines.
- Cache states: Modified (M), Shared (S), Invalid (I).
- **Directory states:** Uncached (U), Shared (S), Exclusive (E).

#### **Cache Miss Handling:**

- Read miss: Cache sends read miss message to directory → directory grants read-only copy and adds node to sharer list.
- Write miss: Cache sends write miss to directory → directory invalidates all other sharers and grants exclusive ownership.

#### **Invalidation & Writebacks:**

- Directory sends invalidation messages to sharers on write requests.
- Sharers reply to directory to acknowledge invalidation.
- If a cache line is dirty (modified), the owner writes back data to directory before invalidating.

#### Other important transitions:

- Downgrading from Modified to Shared when another node requests read.
- Cache evictions may optionally notify directory to remove sharer/owner info to reduce unnecessary messages later.

#### **Message Types and Protocol Complexity**

- Messages include requests (read miss, write miss), invalidations, data replies, writebacks, and acknowledgments.
- Directory ensures atomic transitions and coherence consistency by tracking and coordinating these messages.
- Pending states and negative acknowledgments (NACKs) help manage concurrency and retry scenarios.

#### Summary of key insights:

| Topic                  | Details                                                                     |
|------------------------|-----------------------------------------------------------------------------|
| Directory mapping      | Uses physical address bits; trade-off between load balancing and OS control |
| Directory entries      | Track cache line state, sharer list, owner                                  |
| Cache states           | MSI-like states; interact with directory via messages                       |
| Coherence actions      | Directory coordinates invalidations, writebacks, sharer updates             |
| Pending states & NACKs | Handle concurrent requests and transient states                             |

If you want, I can help you sketch the directory state transitions or simulate a simple example of directory coherence messages to clarify the flow. Would you like that?

Sure! Here's a **simplified explanation** of the video content you shared:

#### What are GPUs and How Did They Evolve?

#### 1. GPUs started as graphics-only processors.

Originally, Graphics Processing Units (GPUs) were used just to draw images, especially 3D graphics. Early GPUs had fixed functions and couldn't be programmed by users.

#### 2. Pixel shaders changed that.

Later, GPUs allowed a bit of customization per pixel (pixel shaders), so programmers could write small programs to adjust how individual pixels looked in a game.

#### 3. Programmers got creative.

People realized they could trick the GPU into doing general-purpose tasks (like math) by using these pixel shaders. This was the beginning of **GPGPU** – *General-Purpose computing on GPUs*.

#### 4. CUDA and OpenCL made it easier.

Nvidia made a language called **CUDA** to program GPUs more easily for general tasks. OpenCL is another version that works across different brands.

#### How are GPGPUs Different from Vector Processors?

**Vector processors** do the same operation on many pieces of data at once (SIMD – *Single Instruction, Multiple Data*).

**GPGPUs** do this too, but they:

- Use **threads** (tiny programs) instead of vector instructions.
- Have a **host CPU** (your regular processor) and a **GPU** (which runs these threads).
- Split the work into **blocks** and **threads**, with each thread doing a small part.

#### **Programming GPGPUs (like in CUDA)**

#### In CUDA:

- You define many threads to run the same small piece of code in parallel.
- Threads calculate their own "index" to figure out what part of the data they should work on.
- Threads are grouped into **blocks**, and the GPU scheduler assigns them to execution units.
- The architecture is **SIMD under the hood**, but it's called **SIMT** (*Single Instruction, Multiple Threads*).

#### **Important Notes on GPGPUs**

- Threads **should not diverge** too much (i.e., follow different if branches), or performance drops.
- GPUs **don't usually use cache**. Instead, they quickly switch between threads to hide memory delays.
- Internally, GPUs are massively parallel lots of processing units doing similar tasks.

#### **Fun Fact**

Most people think Nvidia and ATI/AMD dominate the GPU market. But **Intel actually ships the most GPUs**, because they are **built into almost every Intel processor** – not fancy, but common.

Let me know if you'd like a diagram or comparison table!

Here's a **simple explanation** of this lecture on **Simultaneous Multi-Threading (SMT)** and **how processors handle multiple threads efficiently**:

## What's the Problem?

Modern processors (especially *out-of-order superscalars*) are very powerful but often **waste cycles** doing nothing. Why?

- Stalls from cache misses, branch mispredictions, memory delays, etc.
- On average, processors use less than **20%** of their execution capacity.

## Multi-Threading to the Rescue

To improve utilization, architects use **multi-threading**, which means letting the processor work on **multiple threads (or programs)** at the same time.

There are different kinds:

#### 1. Coarse-Grained Multi-Threading

- Switch threads only when one is stalled (e.g., waiting for memory).
- Like: Thread A runs → gets stuck → switch to Thread B.

#### 2. Clustered Multi-Threading

- Physically **split processor** in half.
- Each half runs a separate thread.
- Problem: Can't fully use resources for one thread if needed.

## **♦** Simultaneous Multi-Threading (SMT)

This is the most advanced and efficient form of multi-threading.

## How It Works:

- Processor can issue instructions from multiple threads in the same cycle.
- Each thread gets its **own program counter, registers**, etc.
- They all share the same execution units (ALU, load/store units, etc.).

## **Wisualization:**

Imagine a 4-wide processor (can issue 4 instructions per cycle):

#### Cycle Issue Slot 1 Slot 2 Slot 3 Slot 4

- 1 Thread A B E
- 2 Thread A B A A

Each colored block is a different thread. The processor can mix instructions across threads **to fill all slots**.

## **☑** Why Is SMT Powerful?

- It **fills the "dead slots"** left by stalls or dependencies in single threads.
- Increases Instruction Per Cycle (IPC), which improves performance.
- Allows better use of hardware (ALUs, pipelines).

## But SMT is Complex:

- Must fetch instructions from **multiple threads** each cycle.
- Need to track register renaming and dependencies for each thread separately.

• Must avoid **one thread hogging** all the resources → require **fair scheduling**.

## Real Example: IBM Power4 vs Power5

- **Power4**: Single-threaded superscalar.
- Power5: Same design + added SMT (2 threads).
  - o Added wider fetch and decode.
  - o Modified instruction queue and commit logic.
  - o Only supported 2 threads, because more caused resource contention.

## **Summary of Threading Types:**

| Туре                  | Description                                                           |
|-----------------------|-----------------------------------------------------------------------|
| Superscalar           | Issues multiple instructions per cycle from <b>one thread</b> .       |
| Fine-Grained MT       | Switch threads <b>every cycle</b> .                                   |
| Coarse-Grained MT     | Switch threads <b>only on long stalls</b> .                           |
| Clustered MT          | Split resources into chunks for different threads.                    |
| Simultaneous MT (SMT) | Mix instructions from multiple threads in same cycle. Most efficient. |

Let me know if you'd like a diagram or a comparison chart between SMT, GPGPU threading, and vector processors!

Great — this lecture is a **deep dive into parallelism and synchronization** challenges in **modern multiprocessor systems**. Here's a clean summary with key takeaways:

## Why Parallelism?

- Moore's Law gave us more transistors.
- Sequential performance plateaued due to power and complexity limits.
- So now, chips have **multiple cores** instead of faster cores.

## System Model: Symmetric Multiprocessors (SMP)

- All processors have equal access to shared memory.
- No caches (initially assumed for simplicity).
- Multiple threads or programs may run on these processors.

Even in **uniprocessors**, synchronization issues arise due to:

- I/O devices writing to memory (e.g., DMA).
- **Time-sharing (preemption)** switching between programs.

## Synchronization Models

#### 1. Producer-Consumer

- Producer writes data → queue → Consumer reads data.
- Shared FIFO queue (first-in-first-out).
- Managed with head and tail pointers.

Problem: If not carefully managed, data can be read before it's written due to memory reordering.

#### 2. Mutual Exclusion (Mutex)

- Only one processor accesses a shared resource at a time.
- More general: **Semaphore** allows limited simultaneous access (e.g., 2 out of 20 processors).

## Why Synchronization is Hard in Practice

## Out-of-Order Execution + Memory Reordering

Modern CPUs:

- Reorder **loads/stores** for performance.
- May issue loads before earlier stores are complete.

This breaks programmers' assumption of:

"If store A is before store B in code, A will happen before B."

Real-World Breakdown: Producer-Consumer Code

#### Producer (in code):

- 1. Load tail pointer.
- 2. Write value x into queue.
- 3. Increment tail.
- 4. Store updated tail back.

#### Consumer:

- 1. Load head and tail.
- 2. If equal  $\rightarrow$  wait (queue empty).

- 3. If not equal  $\rightarrow$  read from head.
- 4. Increment head.

## **X** Problem:

Programmer thinks: value is written before tail is updated

Reality: On an out-of-order machine, these can happen in reverse order.

#### **Example Bad Interleaving:**

- 1. Producer updates tail (step 3) before writing value (step 2).
- 2. Consumer sees tail updated  $\rightarrow$  reads from queue  $\rightarrow$  gets garbage (value not written yet).

## What's the Fix?

You need memory synchronization primitives:

- Memory fences/barriers: Force memory operations to complete in order.
- Atomic instructions: Ensure correctness even with concurrent access.

## Core Insight

Parallel programs need to guard against hardware reordering.

Even "correct-looking" code fails unless:

- You explicitly order memory operations.
- You use synchronization primitives (like locks, fences, semaphores).

## Summary

| Concept                | Key Point                                               |
|------------------------|---------------------------------------------------------|
| SMP                    | Equal memory access from all processors                 |
| Synchronization        | Prevents race conditions and reordering issues          |
| Out-of-Order Execution | Improves performance, but breaks programmer assumptions |
| Memory Fence           | Enforces order between memory operations                |
| Real Danger            | Subtle bugs when threads interleave unexpectedly        |
|                        |                                                         |

Let me know if you want to see a fixed version of the **producer-consumer code** using proper synchronization (e.g., with memory fences or atomics)!

This continuation of the lecture builds on the **producer-consumer** problem and introduces a **critical concurrency issue** that arises when **multiple consumers** are involved — even under **sequential consistency**. Let's summarize the key takeaways:

- Producer with Two Consumers (Still under Sequential Consistency)
- ✓ If only one consumer:
  - Sequential consistency guarantees that all memory operations appear in a total order consistent with the program.
  - The original code (producer writes → updates tail; consumer checks tail → reads value) works fine.

## X If two consumers:

Even with sequential consistency:

- Race condition can occur:
  - o Both consumers check if head != tail.
  - Both observe it's true.
  - o Both try to read the **same value** from the queue.
  - Both increment the head pointer independently.
  - → Same item consumed twice, violating correctness.

This is a classic **data race**, where two or more threads access a shared variable concurrently, and **at least one access is a write**.

## **♦** What's the Fix? — Critical Sections

To prevent **concurrent access to shared resources**, we need:

- Locks (Mutexes):
  - Only one thread/process can enter a critical section (CS) at a time.
  - Enforces mutual exclusion.
  - Ensures correct access to **shared structures** like the FIFO queue.
- Semaphores (Generalized Locks):
  - Allows **N threads** into the CS concurrently.
  - Useful when limited shared resources can be used in parallel (e.g., 2 network queues shared by multiple processors).

# Critical Section Example (for Consumers):

lock(mutex); // Ensure only one consumer enters at a time

```
// Begin critical section
if (head != tail) {
    x = queue[head];
    head = (head + 1) % SIZE;
}
// End critical section
```

unlock(mutex);

Without this protection, both consumers might read and advance the head pointer independently, resulting in:

- Duplicate consumption
- Corruption of queue state

## Key Insight:

Even if your system enforces **sequential consistency**, you still need **synchronization primitives** to guard **critical sections** in multithreaded environments. Without them, your logic is vulnerable to interleaved execution.

## **Summary Table:**

| Concept                | Purpose                                | Example                              |
|------------------------|----------------------------------------|--------------------------------------|
| Sequential Consistency | Prevents memory reordering             | Doesn't protect against races        |
| Critical Section       | Code that must be executed exclusively | v if (head != tail) { }              |
| Mutex (Lock)           | Allows 1 thread into CS                | lock(mutex); unlock(mutex);          |
| Semaphore              | Allows N threads into CS               | <pre>sem_wait(S); sem_post(S);</pre> |

Let me know if you'd like code examples using real lock/semaphore APIs (e.g., in C or Python) or a visual explanation of how the double-consumer race occurs!

Great — you've now reached a **critical insight** in parallel programming: even with **sequential consistency**, race conditions can arise when **multiple consumers** (or threads) interact with shared data structures, like a FIFO queue. Let's break this down clearly and tie it back to key synchronization concepts:

- Problem Recap: One Producer, Two Consumers
- Sequential Consistency Alone Isn't Enough

Even though operations within each thread maintain program order, **interleaved execution across threads** can still result in:

- Both consumers reading the same queue value
- Both incrementing the head independently
- Corrupting queue semantics (e.g., duplicating reads, skipping values)

## The Bad Scenarios:

#### 1. Simultaneous Access:

- o Two consumers read the same head and tail.
- o Both think: "There's something in the queue."
- o Both consume the same element → Duplicate consumption.

#### 2. Delayed Consumer:

- o One consumer stalls before updating the head.
- o The other consumes 100 items.
- o The stalled consumer then **resets the head**, causing:
  - Stale pointer overwrite
  - Reprocessing of items (data corruption)

These issues occur **despite** a sequential memory model — because *correctness depends on atomicity*, not just memory ordering.

# Solution: Critical Sections

To prevent multiple consumers from entering the **queue-consumption code** simultaneously, we protect that code using synchronization primitives:

## Mutex (Mutual Exclusion Lock)

- Only **one thread** can enter the critical section at a time.
- Ensures atomic access to shared resources.

## Semaphore (Generalization of Mutex)

- Allows **N threads** to enter simultaneously.
- Used when limited shared resources are available.

# \* Semaphores: P() and V() Operations

# Operation Meaning P(S) Proberen (Dutch: "to try") Decrement counter S - If S > 0, enter - If S == 0, block V(S) Verhogen (Dutch: "to Increment counter S - If threads are waiting, wake one up

Note: These must be **atomic** operations — otherwise you risk multiple threads slipping through the guard.

- Example in Pseudocode
- **OPERATOR STATE OF ST**

Semaphore mutex = 1; // Only one thread allowed

```
Consumer() {
   P(mutex); // Acquire lock (atomic decrement)

if (head != tail) {
    x = queue[head];
   head = (head + 1) % SIZE;
}

V(mutex); // Release lock (atomic increment)
}
```

This ensures:

- Only **one consumer** modifies head and accesses the queue at a time.
- Prevents race conditions like duplicate reads or pointer corruption.

# Summary

| Concept                | Purpose                          | Key Risk Without It                 |
|------------------------|----------------------------------|-------------------------------------|
| Sequential Consistency | Prevents memory reordering       | Still allows race conditions        |
| Critical Section       | Atomic access to shared resource | Concurrent modification, data races |

| Concept                    | Purpose               | Key Risk Without It                         |
|----------------------------|-----------------------|---------------------------------------------|
| Mutex (Semaphore with S=1) | Mutual exclusion      | Multiple consumers access queue incorrectly |
| Semaphore (General S)      | Limited shared access | Too many threads in critical section        |



#### What Next?

Next lectures likely explore:

- Implementing semaphores using atomic hardware primitives (like test-and-set, compareand-swap)
- Dealing with deadlock, priority inversion, fairness, etc.

Let me know if you want working code examples in C, Python, or Java with actual semaphore usage or animations to visualize how race conditions occur.

Here's a summary and conceptual explanation of the lecture on shared memory multiprocessor systems, focusing on bus-based communication, arbitration, pipelining, and the start of cache coherence:

#### Big Picture

You're learning how symmetric multiprocessors (SMPs) work — where multiple processors share memory over a common bus. This lays the foundation for understanding cache coherence protocols and how to maintain memory consistency when multiple processors access the same data.

## What is a Symmetric Multiprocessor (SMP)?

- **All processors are equal (symmetric)** in terms of:
  - Access to main memory
  - Access to I/O devices
- All processors sit on a shared memory bus, meaning:
  - Same physical distance (latency) to memory
  - All processors can do I/O and memory fetches

#### 🔌 Bus Architecture

## Multi-drop Bus

- A single shared wire (bus) where all components are connected (memory, CPUs, I/O)
- Think of it like a party line only one can talk at a time

- Pros:
  - Simple
  - Easy to connect multiple processors to one memory
- X Cons:
  - Only one processor can use the bus at a time
  - Scalability issue as number of processors increases
- Arbitration

Arbitration decides: Who gets to use the bus?

#### **Types of Arbitration:**

- 1. Pull-down Bus (Hardwired Priority):
  - o Fixed priority; unfair over time
- 2. Request/Grant System (Flexible & Fair):
  - o Each processor sends a request signal (REQ)
  - An arbitrator (a small control circuit) picks a winner using:
    - Round-robin
    - Random
    - Priority-based
  - o Sends grant signal (GNT) to the chosen processor
- Bus Signal Phases

A **non-pipelined bus** operates in steps, one at a time:

- 1. Arbitrate
- 2. Send Control Signal (e.g., Read or Write)
- 3. Send Address
- 4. Wait for memory
- 5. Read/Write Data
- Problem:
  - One transaction **blocks the entire bus** until it completes (especially slow if memory is slow).
- **1** Solution: Pipelined Bus

Pipeline the phases of bus usage:

 Arbitration, control, address, and data can be in use by different transactions in different clock cycles

## **Example Timeline:**

#### **Cycle Arbitration Control Address Data**

- 1 P1
- 2 P2 P1
- 3 P3 P2 P1
- 4 P3 P2 Data P1
- 5 P3 Data P2

## Benefits:

- Higher bus utilization
- Reduced latency per transaction (on average)

## Split-phase Transaction Bus

#### **Motivation:**

What if memory is slow? Should we stall the bus while waiting?

## **Solution:**

- Split the request and response into two separate bus actions
- Phase 1: CPU requests data and relinquishes bus
- Phase 2: Later, memory wins arbitration and sends the data

#### Pros:

- CPU can do other things while waiting
- Bus can be used for other operations during memory delay

## Why Arbitration is Needed

- Everyone trying to "shout" on the bus at the same time = chaos
- Arbitration is the "turn-taking" system that keeps access orderly



This lecture sets the stage for:

- Cache coherence protocols (how to keep copies of memory in sync across CPUs)
- Scalable interconnects (e.g., point-to-point networks, meshes, rings)
- Larger systems beyond SMP (e.g., NUMA)

## **★** Summary Table

| Concept                                                                           | Description                                             |  |
|-----------------------------------------------------------------------------------|---------------------------------------------------------|--|
| SMP                                                                               | Equal access to memory and I/O by all processors        |  |
| Multi-drop Bus                                                                    | Shared bus, one speaker at a time                       |  |
| Arbitration                                                                       | Decides who gets bus access using REQ/GNT or priorities |  |
| Pipelined Bus                                                                     | Overlaps bus usage phases to improve utilization        |  |
| Split-phase Transactions Separate request and response phases for long memory ops |                                                         |  |

Let me know if you'd like diagrams, a simulation of pipelined transactions, or want to preview how cache coherence fits into this!

Great! Here's a **summary of key concepts** from this lecture segment on **Snoopy Cache Coherence**, especially focusing on **symmetric multiprocessors**, **snooping protocols**, and **the MSI protocol**:

## ✓ Symmetric Multiprocessors (SMPs)

- **Definition**: All processors are equally distant from memory and share a common memory bus.
- Processors can independently perform I/O and memory operations.
- A shared bus is used to communicate with memory and I/O.

## **✓** Bus Architectures

- Multi-drop Bus:
  - o All devices (processors and memory) share the same bus lines.
  - o Pros: Simpler design, no routing needed.
  - o Cons: Only one transaction can occur at a time (bottleneck).

#### • Pipelined Bus:

o Breaks a memory transaction into **phases** (arbitrate, control, address, data).

 Allows different transactions to use different parts of the bus simultaneously, increasing throughput.

#### • Split-phase Bus:

- Separates request and response.
- o Memory may respond later, freeing the bus in between.

## Snoopy Cache Coherence

- Each cache **snoops** (watches) the bus for memory transactions from other processors.
- Requires dual-ported tag arrays to allow snooping concurrently with local access.
- Action is taken when a transaction involves an address the cache is holding.

## **✓** Types of Snooping Protocols

#### 1. Update Protocol (Write-Update / Broadcast)

- o Every write is broadcasted to all caches.
- All caches that contain the address update their copy.
- o Pros: Great for **1 writer, many readers** (producer-consumer).
- o Cons: High bus traffic; not scalable.

#### 2. Invalidate Protocol (Write-Invalidate)

- o Before a write, the processor **invalidates** all other cached copies.
- o Other caches drop their copies.
- o Pros: Lower bandwidth usage than update protocol.
- Most modern processors use this method.

## MSI Protocol (Modified, Shared, Invalid)

Each cache line can be in one of these states:

#### State Meaning

M (Modified) Cache has the only and most recent copy (dirty). Can read/write without bus access.

S (Shared) Cache has a clean copy; others may have it too. Can read but not write.

I (Invalid) Line is not valid; must fetch on access.

## State Transitions

- Read Miss (I → S): Read request on invalid line brings shared copy.
- Write Miss (I → M): Write request on invalid line triggers invalidation + data fetch.
- Read from Shared (S → S): Allowed if others only read.
- Write from Shared (S → M): Requires invalidation of all shared copies first.
- Write in Modified (M → M): OK, no bus traffic.
- Other Write while in Shared (S → I): Invalidate local copy.
- Other Read while in Modified (M → S): Write back to memory, become shared.

## Write Handling

- To write, a processor must own the only valid copy.
- If others have the line, it must **invalidate** them first.
- Optionally wait for acknowledgements or use timed delays.

## **✓** Important Insights

- MSI ensures data consistency across all caches.
- Tradeoff: More complexity vs. better scalability.
- Invalidate-based snooping works better for most real-world workloads due to less traffic.
- **Update-based** is best when a **single producer** writes and many others read.

Let me know if you'd like a diagram of the MSI state machine, or a step-by-step example of a 2-processor scenario (read/write sequence with state transitions).

Great! Here's a clear summary and explanation of what this part of the lecture is covering, focusing on write invalidate vs write update protocols and the MSI protocol states:

#### **Write Invalidate vs Write Update Protocols**

#### Write Update (Broadcast) Protocol:

- When a processor writes to a cache line, it **broadcasts the updated data** on the bus.
- Other caches that have that data **update their copies immediately**.
- This is like a write-through mechanism but across caches.
- Good when many processors are **reading the same data and only one processor is writing** (producer-consumer scenario).
- **Downside:** broadcasts on every write cause lots of bus traffic.

#### Write Invalidate Protocol:

- When a processor writes to a cache line, it **broadcasts an invalidate message** on the bus.
- Other caches that have the data invalidate their copies (remove or mark invalid).
- The writing processor then can update its copy exclusively.
- If other processors want to read later, they will get a miss and fetch the updated data.
- Usually requires fewer bus transactions than write-update because writes don't cause immediate data propagation.
- Most modern processors use this protocol because it reduces bus bandwidth usage in general workloads.
- If another cache has a **dirty** (modified) copy, it must **write it back to main memory** before the write can proceed.

#### Read Miss Behavior in Write Invalidate Protocol:

- On a **read miss**, the processor broadcasts a request asking if anyone has the data.
- If no one has the data, fetch from main memory.
- If another cache has a dirty copy, it **must write back to memory** (flush) before the data is read.
- This ensures the reading processor gets the most up-to-date data.

#### MSI Protocol (3 States: Modified, Shared, Invalid)

- Invalid (I): The cache line is not valid (does not contain useful data).
- Shared (S): The cache line contains valid data that may be present in other caches as well; it is clean (matches main memory).
- **Modified (M):** The cache line contains **modified (dirty) data**, only this cache has it, and it has to be written back to main memory before others can read it.

Two bits in each cache line track these states to implement coherence. This allows the protocol to track whether data is invalid, shared, or modified, which governs how reads and writes are handled and how bus communication is done.

#### **Summary:**

- On a write miss in MSI with write invalidate: invalidate other caches before write.
- On a **read miss:** ask if others have the data, fetch from memory or flush dirty data.
- MSI guarantees only one cache can have a modified copy at a time.
- Shared state allows multiple read-only copies.

• Invalid state means the cache line is useless and must be fetched again.

If you want, I can help by:

- Drawing the MSI state machine diagram.
- Giving examples or practice questions about cache coherence.
- Explaining other protocols like MESI or MOESI next.
- Breaking this down into even simpler terms.

Just let me know!

Great detailed lecture! Here's a clear and structured summary of the key points you covered about routing protocols and flow control, highlighting the main concepts and important takeaways:

#### **Routing Protocols**

#### 1. Categories of Routing Protocols

- Oblivious Routing:
  - o Routing decisions do **not depend on network state** (like congestion).
  - o Paths are fixed or chosen without knowledge of current traffic.
  - o Two types:
    - Deterministic Oblivious Routing: Always the same path (e.g., dimensionordered routing).
    - Non-deterministic Oblivious Routing: Randomized routing choices to scatter traffic and improve aggregate bandwidth.

#### Adaptive Routing:

- Routing decisions depend on the network state (e.g., congestion, hot spots).
- Routes can dynamically change to avoid congested areas.
- o More complex and research-active area.
- o Needs to avoid deadlocks and other problems.

#### 2. Dimension-Ordered Routing (Deterministic Oblivious Routing)

- Works on mesh networks with multiple dimensions (e.g., X and Y).
- Always route fully along one dimension before routing along the next.
- Example: Route along X until X coordinate matches destination, then route along Y.
- Pros:

- Simple and easy to analyze.
- Deadlock-free no cycles in resource dependencies.
- Cons:
  - o Cannot avoid congestion; routes are fixed.
  - o Contention happens if two messages need the same link.

#### 3. Non-Deterministic Oblivious Routing Example

- Pick a random intermediate node first, route there, then route to destination.
- Scatter traffic across different routes.
- Can improve bandwidth by balancing load.

#### 4. Adaptive Routing (Brief Mention)

- Routes around congested "hot spots."
- Examples include hot potato routing, where packets take alternative paths randomly if congested.
- Requires sophisticated mechanisms to avoid deadlock.
- Not covered deeply here; suggested as advanced study.

#### **Flow Control in Networks**

#### **Purpose**

- Prevent data loss.
- Provide back-pressure to avoid overrunning buffers.
- Ensure reliable delivery.

#### **Types of Flow Control**

- Local (Link-by-Link or Hop-by-Hop):
  - o Each link controls flow between adjacent nodes.
- Round-Trip (End-to-End):
  - Control involves feedback from the receiver back to the sender (e.g., TCP flow control).
  - o Example: Limit outstanding requests to a memory controller.

#### Example: Stall (On/Off) Flow Control

- Receiver signals a **stall** if it cannot accept more data.
- Stall signal propagates backward to stop sender.
- Problems:
  - o Stall signal propagation delay can be long on large networks.
  - Pipeline registers can cause delayed stall effect (cannot immediately stop incoming packets).
  - o May cause packet loss or bubbles (idle cycles).

#### **Solution: Skid Buffering**

- Add small buffers (skid buffers) at the receiver side.
- Allows the pipeline to "skid" or temporarily store packets when stalling.
- Prevents immediate data loss.
- Helps smooth flow, but stalls still cause bubbles.

#### **Better Solution: Credit-Based Flow Control**

- Sender keeps a **credit counter** indicating free buffer space at receiver.
- Sender decrements counter when sending data.
- Receiver sends back credits when data is processed and buffers freed.
- If credits reach zero, sender must stop sending.
- Benefits:
  - Avoids data loss.
  - o Smooth flow without sudden stalls.
  - Requires proper sizing of buffers and credit counters to cover pipeline and roundtrip delays.

#### **Summary of Key Concepts**

| Concept           | Description                              | Pros / Cons                           |
|-------------------|------------------------------------------|---------------------------------------|
| Oblivious Routing | Fixed or random paths, ignore congestion | Simple, but can cause congestion      |
| Adaptive Routing  | Routes depend on network state           | Efficient use, complex, deadlock risk |

| Concept                      | Description                          | Pros / Cons                                       |
|------------------------------|--------------------------------------|---------------------------------------------------|
| Dimension-Ordered<br>Routing | Route along X then Y (or vice versa) | Deadlock-free, simple, no congestion avoidance    |
| Stall Flow Control           | Stop sender on full buffers          | Simple, but stall latency causes problems         |
| Skid Buffering               | Small buffer to absorb stalls        | Reduces packet loss but doesn't eliminate bubbles |
| Credit-Based Flow<br>Control | Track free buffers via credits       | Reliable, smooth flow, requires buffer sizing     |
|                              |                                      |                                                   |

If you want, I can also help you with:

- Visual diagrams for mesh routing & dimension ordered routing.
- Examples illustrating flow control with stall vs credit-based.
- Explanation of deadlock and how dimension-ordered routing avoids it.
- Deeper dive into adaptive routing methods or hot potato routing.

Just say what you want next!

Great detailed explanation! Here's a structured summary highlighting the key points about **directory-based cache coherence**, the notion of **coherence misses**, and the important distinction between **true sharing** and **false sharing**:

#### **Directory-Based Cache Coherence & Coherence Misses**

#### 1. The Four Types of Cache Misses

- **Compulsory Miss:** First-time access to a cache line (cold miss).
- Capacity Miss: Cache is too small to hold all needed data.
- **Conflict Miss:** Multiple addresses map to the same cache set, causing eviction.
- **Coherence Miss (New Type):** Caused by other caches invalidating or modifying a cache line you hold.

#### 2. What is a Coherence Miss?

- Occurs when another processor or cache invalidates your cache line.
- Different from other miss types because it's caused by **inter-core communication**.
- It is somewhat similar to a compulsory miss but triggered by coherence traffic.

• Example: In a multi-core system, if another core writes to a cache line you have cached, your cache line must be invalidated, causing a coherence miss on your next access.

#### 3. True Sharing vs False Sharing

| Sharing<br>Type  | Description                                                                                                           | Example Context                                                                                               |
|------------------|-----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|
| True<br>Sharing  | Occurs when multiple processors actually share the <i>same</i> data item, causing legitimate coherence misses.        | P1 writes to X1, P2 needs to read X1, so P2 must invalidate or update its cache line.                         |
| False<br>Sharing | Happens when unrelated data share the <i>same</i> cache line, causing unnecessary coherence misses and invalidations. | X1 and X2 are in the same cache line, P1 writes X1 invalidates X2 in P2's cache even though P2 never used X1. |

- True sharing results in *necessary* coherence misses.
- False sharing arises because cache lines are typically larger than the smallest data item (like 64 bytes containing multiple variables).
- False sharing increases unnecessary cache traffic and hurts performance.

#### 4. Examples of True and False Sharing

- Two variables (X1 and X2) packed into one cache line.
- Both P1 and P2 have the cache line in shared state initially.
- P1 writes to X1 → true sharing miss, P2 invalidates its copy.
- P2 reads X2 → false sharing miss, as the invalidation was caused by writing unrelated X1.
- Subsequent writes/reads to unrelated variables in the same line also cause false misses.
- Only when the actual data is shared (same variable), it's true sharing.

#### 5. Performance Impact of Sharing

- Increasing cache size reduces capacity, conflict, and compulsory misses but does not reduce false or true sharing misses.
- When running workloads on multiple cores, increasing the number of cores leads to:
  - Increased true sharing misses (more actual data sharing).
  - o Increased **false sharing misses** (more contention on same cache lines).
- This impacts scalability adding more cores can degrade performance because of coherence traffic.

#### 6. Implications for System Design

- False sharing is a scalability bottleneck in multi-core systems.
- Directory-based coherence protocols aim to handle these coherence misses efficiently.
- Understanding and minimizing false sharing at the software and hardware level is critical for performance.
- Research and design focus on:
  - o Better coherence protocols.
  - Reducing cache line size.
  - Software strategies to avoid false sharing (e.g., padding variables).

#### If you'd like, I can help with:

- Detailed explanation of directory-based coherence protocols.
- Examples of directory structures and how they track cache lines.
- Comparison between **snooping** and **directory** coherence.
- Techniques to detect and reduce false sharing in code.

#### Just let me know!

Great explanation and breakdown of **snooping vs. directory-based cache coherence protocols!** Here's a concise summary and key points that capture the essence of what you covered:

### **Snooping Protocols: Challenges & Scalability Limits**

- **Snooping protocols** use a **shared bus** where all cores "shout" (broadcast) cache misses and coherence messages.
- Each core listens ("snoops") to all messages to check if it needs to invalidate or update its cache.
- As the number of cores (N) increases:
  - o The bandwidth demand on the shared bus grows linearly with N (order N).
  - The bus becomes a scalability bottleneck a huge, high-bandwidth bus is expensive and physically challenging.
  - Arbitration and atomicity on the bus get complicated.
- This works fine for small systems (like 8 cores) but becomes impractical for large-scale systems (hundreds or thousands of cores).

#### **Directory-Based Cache Coherence: The Scalable Solution**

- Instead of broadcasting invalidations to **all** cores, a **directory** keeps track of which caches currently hold copies of each memory block.
- When a core needs a cache line:
  - o It sends a request to the directory controller responsible for that memory block.
  - The directory only sends invalidation or update messages to those caches that actually have the block.
- This turns a **broadcast into point-to-point communication**, drastically reducing unnecessary coherence traffic.
- The directory maintains a **sharer list** for each cache line, tracking who holds copies.
- The directory can be centralized or **distributed (segmented)** to improve scalability and bandwidth.
- Directory protocols fit naturally into Non-Uniform Memory Access (NUMA) architectures, where memory and directories are close to certain cores.

#### **NUMA and Directory-Based Coherence**

- In NUMA, memory is physically closer to some cores than others.
- Commonly accessed local data (e.g., program stack, instructions) can reside near a core, reducing latency.
- Shared data still requires coherence messages, but directory protocols minimize unnecessary broadcasts.
- NUMA is increasingly common even in desktop multi-core CPUs (e.g., AMD and Intel multidie chips).
- NUMA does not necessarily imply directory-based coherence, but directory coherence is common in CC-NUMA systems.

#### **Hybrid Approaches in Multi-Core Chips**

- Inside a single chip (with multiple cores), **bus-based snooping protocols** can still be used efficiently due to fewer cores and high-speed interconnects.
- Across chips or large systems, directory-based coherence protocols connect these chips.
- A **transducer or bridge** converts bus-based snoop messages inside chips to directory messages between chips.
- This hybrid approach balances performance, scalability, and design complexity.

#### **Real-World Example**

- Systems like the **SGI UV 1000** combine off-the-shelf Intel cores with a directory-based cache-coherent NUMA interconnect.
- These systems show how directory protocols scale multi-core/multi-chip systems beyond what snooping buses can handle.

#### If you'd like, I can help with:

- More detailed directory protocol message flows and states.
- Directory data structures and sharer tracking mechanisms.
- Comparison of directory-based coherence protocols (e.g., full-map vs. limited directories).
- NUMA-aware software optimizations to reduce remote memory access.

#### Just ask!